

www.ti.com SCLS731 – DECEMBER 2013

# SINGLE BUS BUFFER GATE WITH 3-STATE OUTPUT

Check for Samples: SN74AHC1G126-EP

## **FEATURES**

- Operating Range of 2 V to 5.5 V
- Max t<sub>pd</sub> of 6 ns at 5 V
- Low Power Consumption, 10-μA Max I<sub>CC</sub>
- ±8-mA Output Drive at 5 V
- Latch-Up Performance Exceeds 250 mA Per JESD 17

# SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- · One Assembly and Test Site
- One Fabrication Site
- Available in Military (–55°C to 125°C)
   Temperature Range
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability



The SN74AHC1G126 is a single bus buffer gate and line driver with 3-state output. The output is disabled when the output-enable (OE) input is low. When OE is high, true data is passed from the A input to the Y output.

To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

#### ORDERING INFORMATION(1)

| T        | J     | PACK              | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | VID NUMBER     |
|----------|-------|-------------------|--------------------|-----------------------|------------------|----------------|
| −55°C to | 125°C | SOT (SC-70) - DCK | Reel of 250        | 74AHC1G126MDCKTEP     | SLI              | V62/14605-01XE |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

### **Table 1. FUNCTION TABLE**

| INP | INPUTS |   |  |  |  |  |
|-----|--------|---|--|--|--|--|
| OE  | Α      | Y |  |  |  |  |
| Н   | Н      | Н |  |  |  |  |
| Н   | L      | L |  |  |  |  |
| L   | Χ      | Z |  |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



DCK PACKAGE (TOP VIEW)

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

**ISTRUMENTS** 

SCLS731 – DECEMBER 2013 www.ti.com

## **LOGIC DIAGRAM (POSITIVE LOGIC)**



# **ABSOLUTE MAXIMUM RATINGS**(1)

over operating junction temperature range (unless otherwise noted)

|                                                   |                                                                                                                                                                          | −0.5 V to 7 V                                        |  |  |  |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|
| Supply voltage range                              | Supply voltage range                                                                                                                                                     |                                                      |  |  |  |
| Input voltage range <sup>(2)</sup>                | −0.5 V to 7 V                                                                                                                                                            |                                                      |  |  |  |
| Output voltage range (2)                          | -0.5 V to V <sub>CC</sub> + 0.5 V                                                                                                                                        |                                                      |  |  |  |
| Input clamp current                               | V <sub>I</sub> < 0                                                                                                                                                       | -20 mA                                               |  |  |  |
| Output clamp current                              | $V_O < 0$ or $V_O > V_{CC}$                                                                                                                                              | ±20 mA                                               |  |  |  |
| Continuous output current                         | $V_O = 0$ to $V_{CC}$                                                                                                                                                    | ±25 mA                                               |  |  |  |
| Continuous current through V <sub>CC</sub> or GND |                                                                                                                                                                          | ±50 mA                                               |  |  |  |
| Junction temperature range                        | −55°C to 150°C                                                                                                                                                           |                                                      |  |  |  |
| Storage temperature range                         |                                                                                                                                                                          | −65°C to 150°C                                       |  |  |  |
|                                                   | Output voltage range (2) Input clamp current Output clamp current Continuous output current Continuous current through V <sub>CC</sub> or GND Junction temperature range | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |  |  |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### THERMAL INFORMATION

|                  |                                                             | SN74AHC1G126-EP |       |
|------------------|-------------------------------------------------------------|-----------------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | DCK             | UNITS |
|                  |                                                             | 5 PINS          |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (2)                  | 282.8           |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)               | 91.1            |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                    | 60.1            | °C/W  |
| ΨЈТ              | Junction-to-top characterization parameter <sup>(5)</sup>   | 1.6             | C/VV  |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(6)</sup> | 59.2            |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (7)            | N/A             |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

Submit Documentation Feedback



www.ti.com SCLS731 – DECEMBER 2013

# **RECOMMENDED OPERATING CONDITIONS(1)**

|                 |                                      |                                            | MIN  | MAX             | UNIT          |  |
|-----------------|--------------------------------------|--------------------------------------------|------|-----------------|---------------|--|
| V <sub>CC</sub> | Supply voltage                       |                                            | 2    | 5.5             | V             |  |
|                 |                                      | V <sub>CC</sub> = 2 V                      | 1.5  |                 |               |  |
| $V_{IH}$        | High-level input voltage             | V <sub>CC</sub> = 3 V                      | 2.1  |                 | V             |  |
|                 |                                      | V <sub>CC</sub> = 5.5 V                    | 3.85 |                 |               |  |
|                 |                                      | V <sub>CC</sub> = 2 V                      |      | 0.5             |               |  |
| $V_{IL}$        | Low-level input voltage              | V <sub>CC</sub> = 3 V                      |      | 0.9             | 0.9 V<br>1.65 |  |
|                 |                                      | V <sub>CC</sub> = 5.5 V                    |      | 1.65            |               |  |
| VI              | Input voltage                        |                                            | 0    | 5.5             | V             |  |
| Vo              | Output voltage                       |                                            | 0    | V <sub>CC</sub> | V             |  |
|                 |                                      | V <sub>CC</sub> = 2 V                      |      | -50             | μΑ            |  |
| $I_{OH}$        | High-level output current            | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      | -4              | -4 mA         |  |
|                 |                                      | $V_{CC} = 5 \text{ V } \pm 0.5 \text{ V}$  |      | -8              | MA            |  |
|                 |                                      | V <sub>CC</sub> = 2 V                      |      | -50             | μA            |  |
| $I_{OL}$        | Low-level output current             | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      | 4               | A             |  |
|                 |                                      | $V_{CC} = 5 \text{ V } \pm 0.5 \text{ V}$  |      | 8               | mA            |  |
| Δt/Δν           | Input transition rise/fall time      | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      | 100             | ns/V          |  |
| ΔΙ/ΔV           | Input transition rise/fall time      | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   |      | 20              |               |  |
| TJ              | Operating junction temperature range |                                            | -55  | 125             | °C            |  |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

# **ELECTRICAL CHARACTERISTICS**

over recommended operating junction temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                         | V <sub>cc</sub> | MIN  | MAX  | UNIT |  |
|-----------------|-----------------------------------------|-----------------|------|------|------|--|
|                 |                                         | 2 V             | 1.9  |      |      |  |
|                 | I <sub>OH</sub> = -50 μA                | 3 V             | 2.9  |      |      |  |
| $V_{OH}$        |                                         | 4.5 V           | 4.4  |      | V    |  |
|                 | $I_{OH} = -4 \text{ mA}$                | 3 V             | 2.48 |      |      |  |
|                 | I <sub>OH</sub> = −8 mA                 | 4.5             | 3.8  |      |      |  |
|                 |                                         | 2 V             |      | 0.1  |      |  |
|                 | $I_{OH} = 50 \mu A$                     | 3 V             |      | 0.1  |      |  |
| $V_{OL}$        |                                         | 4.5 V           |      | 0.1  | V    |  |
|                 | I <sub>OH</sub> = 4 mA                  | 3 V             |      | 0.44 |      |  |
|                 | I <sub>OH</sub> = 8 mA                  | 4.5             |      | 0.44 |      |  |
| l <sub>l</sub>  | V <sub>I</sub> = 5.5 V or GND           | 0 V to 5.5 V    |      | ±1   | μΑ   |  |
| l <sub>oz</sub> | $V_O = V_{CC}$ or GND                   | 5.5 V           |      | ±2.5 | μΑ   |  |
| I <sub>CC</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$        | 5.5 V           |      | 10   | μΑ   |  |
| C <sub>i</sub>  | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V             |      | 10   | pF   |  |

Product Folder Links: SN74AHC1G126-EP

SCLS731 – DECEMBER 2013 www.ti.com



# **SWITCHING CHARACTERISTICS**

over recommended operating junction temperature range,  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  (unless otherwise noted)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD CAPACITANCE       | MIN | MAX | UNIT |
|------------------|-----------------|----------------|------------------------|-----|-----|------|
| t <sub>PLH</sub> | ۸               | V              | C = 50 pE              | 1   | 13  | ns   |
| t <sub>PHL</sub> | Α               | ř              | $C_L = 50 \text{ pF}$  | 1   | 13  | ns   |
| t <sub>PZH</sub> | OF              | Y              | C <sub>L</sub> = 50 pF | 1   | 13  | ns   |
| t <sub>PZL</sub> | OE              |                |                        | 1   | 13  | ns   |
| t <sub>PHZ</sub> | OF              | V              | C 50 °F                | 1   | 15  | ns   |
| t <sub>PLZ</sub> | OE              | ť              | $C_L = 50 \text{ pF}$  | 1   | 15  | ns   |

## **SWITCHING CHARACTERISTICS**

over recommended operating junction temperature range, V<sub>CC</sub> = 5 V ±0.5 V (unless otherwise noted)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD CAPACITANCE      | MIN | MAX | UNIT |
|------------------|-----------------|----------------|-----------------------|-----|-----|------|
| t <sub>PLH</sub> | ^               | V              | C 50 pF               | 1   | 8.5 | ns   |
| t <sub>PHL</sub> | Α               | Y              | $C_L = 50 \text{ pF}$ | 1   | 8.5 | ns   |
| t <sub>PZH</sub> | 0               | V              | C 50 pF               | 1   | 8   | ns   |
| t <sub>PZL</sub> | OE              | Y              | $C_L = 50 \text{ pF}$ | 1   | 8   | ns   |
| t <sub>PHZ</sub> | OF              | V              | C 50 pF               | 1   | 10  | ns   |
| t <sub>PLZ</sub> | OE              | Y              | $C_L = 50 \text{ pF}$ | 1   | 10  | ns   |

# **OPERATING CHARACTERISTICS**

 $V_{CC} = 5 \text{ V}, T_J = 25^{\circ}\text{C}$ 

|          | PARAMETER                     | TEST CONDITIONS    | TYP | UNIT |
|----------|-------------------------------|--------------------|-----|------|
| $C_{pd}$ | Power dissipation capacitance | No load, f = 1 MHz | 14  | pF   |

Submit Documentation Feedback

www.ti.com SCLS731 – DECEMBER 2013

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq 3$  ns.  $t_f \leq 3$  ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms

www.ti.com 22-Nov-2024

#### PACKAGING INFORMATION

| Orderable Device  | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|----------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|-------------------------|---------|
|                   |          |              |                    |      |                |          | (6)                           |               |              |                         |         |
| 74AHC1G126MDCKTEP | OBSOLETE | SC70         | DCK                | 5    |                | TBD      | Call TI                       | Call TI       | -55 to 125   | SLI                     |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74AHC1G126-EP:

# **PACKAGE OPTION ADDENDUM**

www.ti.com 22-Nov-2024

• Catalog : SN74AHC1G126

• Automotive : SN74AHC1G126-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects



SMALL OUTLINE TRANSISTOR



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated