SN74LV1T32 SCLS741D - NOVEMBER 2013 - REVISED MAY 2024 # SN74LV1T32 Single Power Supply 2-Input Positive OR Gate **CMOS Logic Level Shifter** #### 1 Features - Single-supply voltage translator at 5.0V, 3.3V, 2.5V, and 1.8V $V_{CC}$ - Operating range of 1.8V to 5.5V - Up translation: - 1.2V<sup>(1)</sup> to 1.8V at 1.8V V<sub>CC</sub> - 1.5V<sup>(1)</sup> to 2.5V at 2.5V V<sub>CC</sub> - 1.8V<sup>(1)</sup> to 3.3V at 3.3V V<sub>CC</sub> - 3.3V to 5.0V at 5.0V V<sub>CC</sub> - Down translation: - 3.3V to 1.8V at 1.8V V<sub>CC</sub> - 3.3V to 2.5V at 2.5V V<sub>CC</sub> - 5.0V to 3.3V at 3.3V V<sub>CC</sub> - Logic output is referenced to V<sub>CC</sub> - Output drive: - 8mA output drive at 5V - 7mA output drive at 3.3V - 3mA output drive at 1.8V - Characterized up to 50MHz at 3.3V V<sub>CC</sub> - 5V Tolerance on input pins - -40°C to 125°C operating temperature range - Pb-free packages available: SC-70 (DCK) - $-2 \times 2.1 \times 0.65$ mm (height 1.1mm) - Latch-up performance exceeds 250mA #### per JESD 17 - Supports standard logic pinouts - CMOS output B compatible with AUP1G and LVC1G families 1 ## 2 Applications - Telecom - Portable applications - Servers - PC and notebooks ## 3 Description The SN74LV1T32 is a single 2-input OR gate with reduced input thresholds to support voltage translation applications. #### Package Information | PART NUMBER | NUMBER PACKAGE <sup>(1)</sup> PACKAGE SIZE <sup>(2)</sup> | | BODY SIZE(3) | |-------------|-----------------------------------------------------------|---------------|----------------| | SN74LV1T32 | DBV (SOT-23, 5) | 2.9mm × 2.8mm | 2.9mm x 1.6mm | | | DCK (SC70, 5) | 2.0mm × 2.1mm | 2.0mm × 1.25mm | - For all available packages, see the orderable addendum at the end of the data sheet. - (2)The package size (length × width) is a nominal value and includes pins, where applicable. - The body size (length x width) is a nominal value and does not include pins. <sup>&</sup>lt;sup>1</sup> Refer to the $V_{IH}/V_{IL}$ and output drive for lower $V_{CC}$ condition. **Switching Thresholds for 1.8-V to 3.3-V Translation** # **Table of Contents** | 1 Features | 1 | 8.2 Functional Block Diagram | 11 | |--------------------------------------|----------------|----------------------------------------------------|-------| | 2 Applications | 1 | 8.3 Feature Description | 11 | | 3 Description | 1 | 8.4 Device Functional Modes | 13 | | 4 Related Products | 4 | 9 Application and Implementation | 14 | | 5 Pin Configuration and Functions | 5 | 9.1 Power Supply Recommendations | 14 | | 6 Specifications | 6 | 9.2 Layout | 14 | | 6.1 Absolute Maximum Ratings | 6 | 10 Device and Documentation Support | | | 6.2 ESD Ratings | | 10.1 Documentation Support (Analog) | 15 | | 6.3 Recommended Operating Conditions | <mark>6</mark> | 10.2 Receiving Notification of Documentation Updat | es 15 | | 6.4 Thermal Information | 7 | 10.3 Support Resources | 15 | | 6.5 Electrical Characteristics | 7 | 10.4 Trademarks | 15 | | 6.6 Switching Characteristics | 8 | 10.5 Electrostatic Discharge Caution | 15 | | 6.7 Operating Characteristics | 8 | 10.6 Glossary | 15 | | 6.8 Typical Characteristics | 9 | 11 Revision History | | | 7 Parameter Measurement Information | | 12 Mechanical, Packaging, and Orderable | | | 8 Detailed Description | 11 | Information | 16 | | 9.1 Overview | 44 | | | # **4 Related Products** | DEVICE | PACKAGE | DESCRIPTION | |-------------|----------|------------------------------------------------| | SN74LV1T00 | DCK, DBV | 2-Input Positive-NAND Gate | | SN74LV1T02 | DCK, DBV | 2-Input Positive-NOR Gate | | SN74LV1T04 | DCK, DBV | Inverter Gate | | SN74LV1T08 | DCK, DBV | 2-Input Positive-AND Gate | | SN74LV1T17 | DCK, DBV | Single Schmitt-Trigger Buffer Gate | | SN74LV1T14 | DCK, DBV | Single Schmitt-Trigger Inverter Gate | | SN74LV1T32 | DCK, DBV | 2-Input Positive-OR Gate | | SN74LV1T34 | DCK, DBV | Single Buffer Gate | | SN74LV1T86 | DCK, DBV | Single 2-Input Exclusive-Or Gate | | SN74LV1T125 | DCK, DBV | Single Buffer Gate with 3-state Output | | SN74LV1T126 | DCK, DBV | Single Buffer Gate with 3-state Output | | SN74LV4T125 | RGY, PW | Quadruple Bus Buffer Gate With 3-State Outputs | # **5 Pin Configuration and Functions** Figure 5-1. DCK or DBV Package, 5-Pin SC70 or SOT-23 (Top View) **Table 5-1. Pin Functions** | | PIN | | DESCRIPTION | |-----------------|-----|---------------------|-----------------| | NAME | NO. | TYPE <sup>(1)</sup> | DESCRIPTION | | Α | 1 | I | Input A | | В | 2 | I | Input B | | GND | 3 | G | Ground | | Υ | 4 | 0 | Output Y | | V <sub>CC</sub> | 5 | Р | Positive supply | (1) I = input, O = output # **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 7.0 | V | | VI | Input voltage range <sup>(2)</sup> | coply voltage range $-0.5$ 7.0 but voltage range(2) $-0.5$ 7.0 tage range applied to any output in the high-impedance or power-off state(2) $-0.5$ 4.6 tage range applied to any output in the high or low state(2) $-0.5$ V <sub>CC</sub> + 0.5 but clamp current $V_1 < 0$ $-20$ thut clamp current $V_0 < 0$ or $V_0 > V_{CC}$ $\pm 20$ Intinuous output current $+25$ intinuous current through V <sub>CC</sub> or GND | | | | | V <sub>O</sub> | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> | | -0.5 | 4.6 | V | | | Voltage range applied to any output in the high or low state <sup>(2)</sup> | | | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>1</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | Io | Continuous output current | t . | | ±25 | mA | | | Continuous current throug | nh V <sub>CC</sub> or GND | | ±50 | mA | | TJ | Junction temperature | unction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | · | MIN | MAX | UNIT | |-----------------|------------------------------------|----------------------------------|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage | | 1.6 | 5.5 | V | | VI | Input voltage | | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 1.8 V | | -3 | | | I <sub>OH</sub> | High level output ourrent | V <sub>CC</sub> = 2.5 V | | -5 | A | | | High-level output current | V <sub>CC</sub> = 3.3 V | | -7 | mA | | | | V <sub>CC</sub> = 5.0 V | | -8 | | | | | V <sub>CC</sub> = 1.8 V | | 3 | | | | Low lovel output ourrent | V <sub>CC</sub> = 2.5 V | | 5 | 4 | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3.3 V | | 7 | mA | | | | V <sub>CC</sub> = 5.0 V | | 8 | | | | | V <sub>CC</sub> = 1.8 V | | 20 | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V or 2.5 V | | 20 | ns/V | | | | V <sub>CC</sub> = 5.0 V | | 20 | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. Product Folder Links: SN74LV1T32 <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.4 Thermal Information** | | THERMAL METRIC <sup>(1)</sup> | | DCK | UNIT | |----------------|----------------------------------------|--------|--------|------| | | THERMAL METRIC | 5 PINS | 5 PINS | UNIT | | $R_{\theta J}$ | Junction-to-ambient thermal resistance | 278 | 289.2 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ## **6.5 Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | | DADAMETER | TEST COMPLETIONS | V | T <sub>A</sub> = | : 25°C | T <sub>A</sub> = -40°C to 129 | 5°C | 11517 | |------------------|------------------|----------------------------------------------------------------------------------------------|------------------------------------|-----------------------|---------|-------------------------------|-------|-------| | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP MAX | MIN | MAX | UNIT | | | | | 1.65 V to 1.8 V | 0.94 | | 1.0 | | | | | | | 2.0 V | 0.99 | | 1.03 | | | | | | | 2.25 V to 2.5 V | 1.135 | | 1.18 | | | | | High-level input | | 2.75 V | 1.21 | | 1.23 | | ., | | V <sub>IH</sub> | voltage | | 3 V to 3.3 V | 1.35 | | 1.37 | | V | | | | | 3.6 V | 1.47 | | 1.48 | | | | | | | 4.5 V to 5.0 V | 2.02 | | 2.03 | | | | | | | 5.5 V | 2.1 | | 2.11 | | | | | | | 1.65 V to 2.0 V | | 0.58 | , | 0.55 | | | | Low-level input | | 2.25 V to 2.75 V | | 0.75 | | 0.71 | ., | | V <sub>IL</sub> | voltage | | 3 V to 3.6 V | | 0.8 | , | 0.65 | V | | | | | 4.5 V to 5.5 V | | 0.8 | , | 0.8 | | | | | I <sub>OH</sub> = -20 μA | 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 | | V <sub>CC</sub> - 0.1 | | V | | | | | 1.65 V | 1.28 | | 1.21 | | | | V <sub>OH</sub> | | $I_{OH} = -2.0 \text{ mA}$ | 1.8 V | 1.5 | | 1.45 | | V | | | | I <sub>OH</sub> = -3 mA | 2.3 V | 2.0 | | 1.93 | | V | | | | I <sub>OH</sub> = -3 mA | 2.5 V | 2.25 | | 2.15 | | V | | | | I <sub>OH</sub> = -3.0 mA | | 2.78 | | 2.7 | | | | | | I <sub>OH</sub> = -5.5 mA | 3.0 V | 2.6 | | 2.49 | | V | | | | I <sub>OH</sub> = -5.5 mA | 3.3 V | 2.9 | | 2.8 | | | | | | I <sub>OH</sub> = -4 mA | | 4.2 | | 4.1 | | | | | | $I_{OH} = -8 \text{ mA}$ | 4.5 V | 4.1 | | 3.95 | | V | | | | I <sub>OH</sub> = –8 mA | 5.0 V | 4.6 | | 4.5 | | | | | | I <sub>OL</sub> = 20 μA | 1.65 V to 5.5 V | | 0.1 | | 0.1 | | | | | I <sub>OL</sub> = 2.0 mA | 1.65 V | | 0.2 | | 0.25 | | | | | I <sub>OH</sub> = 3 mA | 2.3 V | | 0.15 | | 0.2 | | | V <sub>OL</sub> | | I <sub>OL</sub> = 3 mA | | | 0.1 | | 0.15 | V | | 02 | | I <sub>OL</sub> = 5.5 mA | 3.0 V | | 0.2 | | 0.252 | | | | | I <sub>OL</sub> = 4 mA | | | 0.15 | | 0.2 | | | | | I <sub>OL</sub> = 8 mA | 4.5 V | | 0.3 | | 0.35 | | | l <sub>l</sub> | A input | V <sub>I</sub> = 0 V or V <sub>CC</sub> | 0 V, 1.8 V, 2.5 V,<br>3.3 V, 5.5 V | | 0.1 | | ±1 | μA | | | | | 5.0 V | | 1 | | 10 | | | | | $V_I = 0 \text{ V or } V_{CC}$ | 3.3 V | | 1 | | 10 | | | CC | | I <sub>O</sub> = 0; open on loading | 2.5 V | | 1 | | 10 | μA | | | | | 1.8 V | | 1 | | 10 | | | ۸۱ | | One input at 0.3 V or 3.4 V,<br>Other inputs at 0 or V <sub>CC</sub> ,<br>I <sub>O</sub> = 0 | 5.5 V | | 1.35 | | 1.5 | mA | | ∆I <sub>CC</sub> | One<br>Oth | One input at 0.3 V or 1.1 V<br>Other inputs at 0 or V <sub>CC</sub> ,<br>I <sub>O</sub> = 0 | 1.8 V | | 10 | | 10 | μA | ## **6.5 Electrical Characteristics (continued)** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS V <sub>CC</sub> | | T <sub>A</sub> = 25°C | | | T <sub>A</sub> = -40°C to | UNIT | | |-----------|-----------------------------------------|-------|-----------------------|-----|-----|---------------------------|------|------| | PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | MIN | MAX | UNII | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 2 | 10 | 2 | 10 | pF | | Co | V <sub>O</sub> = V <sub>CC</sub> or GND | 3.3 V | | 2.5 | | 2.5 | | pF | # **6.6 Switching Characteristics** over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM | то | FREQUENCY | Vaa | V <sub>CC</sub> C <sub>L</sub> | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -65°C to 125°C | | UNIT | | | |-----------------|---------|----------|-----------------|----------------------|--------------------------------|-----------------------|------|---------------------------------|-----|------|-----|------| | PARAMETER | (INPUT) | (OUTPUT) | (TYP) | V CC | | MIN - | TYP | MAX | MIN | TYP | MAX | ONII | | | | | | 5.0 V | 15 pF | | 4 | 5 | | 4 | 5 | ns | | | | | DC to 50 MHz | 3.0 V | 30 pF | | 5.5 | 7.0 | | 5.5 | 7.0 | 113 | | | A In | | DC to 30 Wil 12 | 3.3 V | 15 pF | | 4.8 | 5 | | 5 | 5.5 | ns | | <b>+</b> . | | Y | | 3.3 V | 30 pF | | 5 | 5.5 | | 5.5 | 6.5 | 115 | | t <sub>pd</sub> | Any In | 1 | DC to 25 MHz | 2.5 V | 15 pF | | 6 | 6.5 | | 7 | 7.5 | ns | | | | | DC to 25 MHZ | 2.5 V | 30 pF | | 6.5 | 7.5 | | 7.5 | 8.5 | 115 | | | | | DC to 15 MHz | 1 9 \/ | 15 pF | | 10.5 | 11 | | 11 | 12 | ne | | | | | | DC to 15 MHz 1.8 V | 1.0 V | 30 pF | | 12 | 13 | | 12 | 14 | # **6.7 Operating Characteristics** T<sub>A</sub> = 25°C | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | TYP | UNIT | |-----------------|-------------------------------|------------------------|-----------------|-----|------| | | | | 1.8 V ± 0.15 V | 14 | | | C <sub>pd</sub> | Dower discination canacitance | f = 1 MHz and 10 MHz | 2.5 V ± 0.2 V | 14 | nE | | | Power dissipation capacitance | I - I MINZ AND 10 MINZ | 3.3 V ± 0.3 V | 14 | pF | | | | | 5.5 V ± 0.5 V | 14 | | Product Folder Links: SN74LV1T32 # **6.8 Typical Characteristics** ## 7 Parameter Measurement Information | | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | |-----------------|-------------------------|-------------------------| | | ± 0.2 V | ± 0.3 V | | CL | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | | V <sub>MI</sub> | V <sub>I</sub> /2 | V <sub>I</sub> /2 | | V <sub>MO</sub> | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , slew rate $\geq$ 1 V/ns. - C. The outputs are measured one at a time, with one transition per measurement. - D. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . Figure 7-1. Load Circuit and Voltage Waveforms Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 8 Detailed Description #### 8.1 Overview The SN74LV1T32 device is a low-voltage CMOS gate logic that operates at a wider voltage range for industrial, portable, telecom, and automotive applications. The output level is referenced to the supply voltage and is able to support 1.8-V, 2.5-V, 3.3-V, and 5-V CMOS levels. The input is designed with a lower threshold circuit to match 1.8 V input logic at $V_{CC}=3.3$ V and can be used in 1.8 V to 3.3 V level-up translation. In addition, the 5 V tolerant input pins enable down translation (that is, 3.3 V to 2.5 V output at $V_{CC}=2.5$ V). The wide $V_{CC}$ range of 1.8 V to 5.5 V allows generation of desired output levels to connect to controllers or processors. The SN74LV1T32 device is designed with current-drive capability of 8 mA to reduce line reflections, overshoot, and undershoot caused by high-drive outputs. ## 8.2 Functional Block Diagram ### 8.3 Feature Description ## 8.3.1 Clamp Diode Structure The outputs to this device have both positive and negative clamping diodes, and the inputs to this device have negative clamping diodes only as shown in Figure 8-1. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. Figure 8-1. Electrical Placement of Clamping Diodes for Each Input and Output #### 8.3.2 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Unused push-pull CMOS outputs should be left disconnected. #### 8.3.3 LVxT Enhanced Input Voltage The SN74LV1T32 belongs to TI's LVxT family of logic devices with integrated voltage level translation. This family of devices was designed with reduced input voltage thresholds to support up-translation, and inputs tolerant of signals with up to 5.5 V levels to support down-translation. The output voltage will always Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback be referenced to the supply voltage ( $V_{CC}$ ), as described in the *Electrical Characteristics* table. For proper functionality, input signals must remain at or below the specified $V_{IH(MIN)}$ level for a HIGH input state, and at or below the specified $V_{IL(MAX)}$ for a LOW input state. Figure 8-2 shows the typical $V_{IH}$ and $V_{IL}$ levels for the LVxT family of devices, as well as the voltage levels for standard CMOS devices for comparison. The inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law $(R = V \div I)$ . The inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in the *Implications of Slow or Floating CMOS Inputs* application report. Do not leave inputs floating at any time during operation. Unused inputs must be terminated at $V_{CC}$ or GND. If a system will not be actively driving an input at all times, then a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; however, a $10-k\Omega$ resistor is recommended and will typically meet all requirements. Figure 8-2. LVxT Input Voltage Levels #### 8.3.4 Down Translation Signals can be translated down using the SN74LV1T32. The voltage applied at the V<sub>CC</sub> will determine the output voltage and the input thresholds as described in the *Recommended Operating Conditions* and *Electrical Characteristics* tables. When connected to a high-impedance input, the output voltage will be approximately $V_{CC}$ in the HIGH state, and 0 V in the LOW state. As shown in Figure 8-2, ensure that the input signals in the HIGH state are between $V_{IH(MIN)}$ and 5.5 V, and input signals in the LOW state are lower than $V_{IL(MAX)}$ . Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated As shown in Figure 8-3 for example, the standard CMOS inputs for devices operating at 5.0 V, 3.3 V or 2.5 V can be down-translated to match 1.8 V CMOS signals when operating from 1.8-V $V_{CC}$ . Down Translation Combinations are as follows: - 1.8-V V<sub>CC</sub> Inputs from 2.5 V, 3.3 V, and 5.0 V - 2.5-V V<sub>CC</sub> Inputs from 3.3 V and 5.0 V - 3.3-V V<sub>CC</sub> Inputs from 5.0 V #### 8.3.5 Up Translation Input signals can be up translated using the SN74LV1T32. The voltage applied at $V_{CC}$ will determine the output voltage and the input thresholds as described in the *Recommended Operating Conditions* and *Electrical Characteristics* tables. When connected to a high-impedance input, the output voltage will be approximately $V_{CC}$ in the HIGH state, and 0 V in the LOW state. The inputs have reduced thresholds that allow for input HIGH state levels which are much lower than standard values. For example, standard CMOS inputs for a device operating at a 5-V supply will have a $V_{IH(MIN)}$ of 3.5 V. For the SN74LV1T32, $V_{IH(MIN)}$ with a 5-V supply is only 2 V, which would allow for up-translation from a typical 2.5-V to 5-V signals. As shown in #none#, ensure that the input signals in the HIGH state are above $V_{IH(MIN)}$ and input signals in the LOW state are lower than $V_{IL(MAX)}$ . Up Translation Combinations are as follows: - 1.8-V V<sub>CC</sub> Inputs from 1.2 V - 2.5-V V<sub>CC</sub> Inputs from 1.8 V - 3.3-V V<sub>CC</sub> Inputs from 1.8 V and 2.5 V - 5.0-V V<sub>CC</sub> Inputs from 2.5 V and 3.3 V Figure 8-3. LVxT Up and Down Translation Example #### 8.4 Device Functional Modes ### **Function Table** | | PUT<br>EVEL INPUT) | OUTPUT<br>(V <sub>CC</sub> CMOS) | | | | | |---|----------------------|----------------------------------------------------------------|--|--|--|--| | Α | В | Υ | | | | | | Н | Х | Н | | | | | | X | Н | Н | | | | | | L | L | L | | | | | | | SUPPLY V | / <sub>CC</sub> = 3.3 V | | | | | | Α | В | Y | | | | | | | = 1.35 V<br>= 0.08 V | V <sub>OH</sub> (min) = 2.9 V<br>V <sub>OL</sub> (max) = 0.2 V | | | | | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback # 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example. #### 9.2 Layout #### 9.2.1 Layout Guidelines When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient. ### 9.2.2 Layout Example Figure 9-1. Example Layout for the SN74LV1T32 Product Folder Links: SN74LV1T32 # 10 Device and Documentation Support ## 10.1 Documentation Support (Analog) #### 10.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, CMOS Power Consumption and Cpd Calculation application note - Texas Instruments, Designing With Logic application note - Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application note - Texas Instruments, Implications of Slow or Floating CMOS Inputs application note ### 10.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 10.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 10.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 10.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 10.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 11 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. from Devictor O (Outstand 2000) to Devictor D (Mass 2004) | Page | Changes from Revision C (October 2023) to Revision D (May 2024) | |------|-------------------------------------------------------------------------------------------------------------------| | 7 | <ul> <li>Updated RθJA values: DBV = 206 to 278, all values in °C/W</li> </ul> | | | Added Feature Description topics | | | | | | | | Page | Changes from Revision B (June 2022) to Revision C (October 2023) | | | Changes from Revision B (June 2022) to Revision C (October 2023) Added package size to Package Information table | | 1 | | Copyright © 2024 Texas Instruments Incorporated # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 7-Jun-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-----------------------------------|---------| | SN74LV1T32DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | (37XH, 3CIF, NEG3,<br>NEGJ, NEGS) | Samples | | SN74LV1T32DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | NEG3 | Samples | | SN74LV1T32DCKR | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | (1R2, WG3, WGJ, WG<br>S) | Samples | | SN74LV1T32DCKRG4 | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | WG3 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # PACKAGE OPTION ADDENDUM www.ti.com 7-Jun-2024 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LV1T32: Automotive : SN74LV1T32-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 31-May-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV1T32DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SN74LV1T32DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74LV1T32DBVRG4 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.2 | 3.3 | 3.23 | 1.55 | 4.0 | 8.0 | Q3 | | SN74LV1T32DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 8.4 | 2.3 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | SN74LV1T32DCKRG4 | SC70 | DCK | 5 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | www.ti.com 31-May-2024 #### \*All dimensions are nominal | 7 til dilitionolorio di o mominal | | | | | | | | |-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74LV1T32DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74LV1T32DBVR | SOT-23 | DBV | 5 | 3000 | 202.0 | 201.0 | 28.0 | | SN74LV1T32DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74LV1T32DCKR | SC70 | DCK | 5 | 3000 | 210.0 | 185.0 | 35.0 | | SN74LV1T32DCKRG4 | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present. - 5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) <sup>9.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>10.</sup> Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated