SN74LV4051A SCLS428J - MAY 1999 - REVISED JUNE 2024 ## SN74LV4051A 8-Channel Analog Multiplexers and Demultiplexers #### 1 Features - 1.65V to 5.5V V<sub>CC</sub> operation - Support mixed-mode voltage operation on all ports - High on-off output-voltage ratio - Low crosstalk between switches - Individual switch controls - Extremely low input current - Latch-up performance exceeds 100mA per JESD 78, class II - ESD protection exceeds JESD 22 - 2000V human-body model (A114-A) - 200V machine model (A115-A) - 1000V charged-device model (C101) ### 2 Applications - **Telecommunications** - eCall - Infotainment ### 3 Description SN74LV4051A 8-channel **CMOS** multiplexers and demultiplexers are designed for 1.65V to 5.5V $V_{CC}$ operation. The SN74LV4051A devices handle both analog and digital signals. Each channel permits signals with amplitudes up to 5.5V (peak) to be transmitted in either direction. Applications include: signal gating, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. ### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | | |-------------|------------------------|-----------------------------|--| | | PW (TSSOP, 16) | 5mm × 6.4mm | | | SN74LV4051A | D (SOIC, 16) | 9.9mm × 6mm | | | | RGY (VQFN, 16) | 4mm × 3.5mm | | - For more information, see Section 11. - The package size (length × width) is a nominal value and (2)includes pins, where applicable. Logic Diagram (Positive Logic) ## **Table of Contents** | 1 Features | 1 | 7.2 Functional Block Diagram | 14 | |----------------------------------------------------------|----|----------------------------------------------------|----| | 2 Applications | | 7.3 Feature Description | | | 3 Description | | 7.4 Device Functional Modes | 14 | | 4 Pin Configuration and Functions | 3 | 8 Application and Implementation | 15 | | 5 Specifications | 4 | 8.1 Application Information | | | 5.1 Absolute Maximum Ratings | 4 | 8.2 Typical Application | 15 | | 5.2 ESD Ratings | | 8.3 Power Supply Recommendations | | | 5.3 Thermal Information: SN74LV4051A | | 8.4 Layout | 16 | | 5.4 Recommended Operating Conditions | 5 | 9 Device and Documentation Support | | | 5.5 Electrical Characteristics | 5 | 9.1 Documentation Support | 18 | | 5.6 Timing Characteristics V <sub>CC</sub> = 2.5V ± 0.2V | 7 | 9.2 Receiving Notification of Documentation Update | | | 5.7 Timing Characteristics V <sub>CC</sub> = 3.3V ± 0.3V | 7 | 9.3 Support Resources | 18 | | 5.8 Timing Characteristics V <sub>CC</sub> = 5V ± 0.5V | | 9.4 Trademarks | | | 5.9 AC Characteristics | | 9.5 Electrostatic Discharge Caution | 18 | | 5.10 Typical Characteristics | 10 | 9.6 Glossary | 18 | | 6 Parameter Measurement Information | | 10 Revision History | | | 7 Detailed Description | 14 | 11 Mechanical, Packaging, and Orderable | | | 7.1 Overview | | Information | 19 | ## **4 Pin Configuration and Functions** Figure 4-1. D, PW Package, 16-Pin SOIC, TSSOP (Top View) Figure 4-2. RGY Package 16-Pin VQFN With Exposed Thermal Pad (Top View) **Table 4-1. Pin Functions** | | PIN | TVDE(2) | DESCRIPTION | |-----------------|------|-----------------------|-------------------------------------------------------------------------------------------------------------| | NAME | NO. | - TYPE <sup>(2)</sup> | DESCRIPTION | | Α | 11 | I | Selector line A for outputs (see Section 7.4 for specific information) | | В | 10 | I | Selector line B for outputs (see Section 7.4 for specific information) | | С | 9 | I | Selector line C for outputs (see Section 7.4 for specific information) | | СОМ | 3 | O/I <sup>(1)</sup> | Output/Input of mux | | GND | 7, 8 | _ | Ground | | INH | 6 | J(1) | Enables the outputs of the device. Logic low level with turn the outputs on, high level will turn them off. | | Y0 | 13 | I/O <sup>(1)</sup> | Input/Output to mux | | Y1 | 14 | I/O <sup>(1)</sup> | Input/Output to mux | | Y2 | 15 | I/O <sup>(1)</sup> | Input/Output to mux | | Y3 | 12 | I/O <sup>(1)</sup> | Input/Output to mux | | Y4 | 1 | I/O <sup>(1)</sup> | Input/Output of mux | | Y5 | 5 | I/O <sup>(1)</sup> | Input/Output to mux | | Y6 | 2 | I/O <sup>(1)</sup> | Input/Output to mux | | Y7 | 4 | I/O <sup>(1)</sup> | Input/Output to mux | | V <sub>CC</sub> | 16 | _ | Device power | <sup>(1)</sup> These I/O descriptions represent the device when used as a multiplexer, when this device is operated as a demultiplexer pins Y0-Y7 may be considered outputs (O) and the COM pin may be considered inputs (I). <sup>(2)</sup> I = inputs, O = outputs ### **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (3) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|----------------------------------------------------------|-----|-----|------| | V <sub>CC</sub> | Supply voltage | Supply voltage | | | V | | VI | Logic input voltage range | _ogic input voltage range | | | V | | V <sub>IO</sub> | Switch I/O voltage range <sup>(2) (3)</sup> | Switch I/O voltage range <sup>(2) (3)</sup> | | | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | -20 | | mA | | I <sub>IOK</sub> | Switch IO diode clamp current | V <sub>IO</sub> < 0 or V <sub>IO</sub> > V <sub>CC</sub> | -50 | 50 | mA | | I <sub>T</sub> | Switch continuous current | V <sub>IO</sub> = 0 to V <sub>CC</sub> | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | TJ | Junction temperature | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings. - (3) This value is limited to 5.5V maximum #### 5.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|----------|-------|------| | | | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | All pins | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | All pins | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### 5.3 Thermal Information: SN74LV4051A | | | SN74LV4051A | SN74LV4051A | SN74LV4051A | | |-----------------------|----------------------------------------------|-------------|-------------|-------------|------| | | THERMAL METRIC(1) | D (SOIC) | PW (TSSOP) | RGY (VQFN) | UNIT | | | | 16 PINS | 16 PINS | 16 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 115.2 | 140.2 | 89.4 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 75.0 | 72.6 | 89.7 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 76.6 | 98.7 | 65.4 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 31.3 | 13.4 | 25.0 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 75.7 | 97.3 | 65.2 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | 48.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: SN74LV4051A ### **5.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | NOM MAX | UNIT | |-----------------|--------------------------------------------------|----------------------------------|-----------------------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | 1 <sup>(2)</sup> | 5.5 | V | | | | V <sub>CC</sub> = 1.65 | 1.2 | 5.5 | | | | | V <sub>CC</sub> = 2V | 1.5 | 5.5 | | | V <sub>IH</sub> | High-level input voltage, logic control inputs | $V_{CC} = 2.3V \text{ to } 2.7V$ | V <sub>CC</sub> x 0.7 | 5.5 | V | | | logio control inpute | V <sub>CC</sub> = 3V to 3.6V | V <sub>CC</sub> x 0.7 | 5.5 | | | | | $V_{CC} = 4.5V \text{ to } 5.5V$ | V <sub>CC</sub> x 0.7 | 5.5 | | | | | V <sub>CC</sub> = 1.65 | 0 | 0.4 | | | | | V <sub>CC</sub> = 2V | 0 | 0.5 | | | V <sub>IL</sub> | Low-level input voltage,<br>logic control inputs | $V_{CC} = 2.3V \text{ to } 2.7V$ | 0 | V <sub>CC</sub> x 0.3 | V | | | | V <sub>CC</sub> = 3V to 3.6V | 0 | V <sub>CC</sub> x 0.3 | | | | | $V_{CC} = 4.5V \text{ to } 5.5V$ | 0 | V <sub>CC</sub> x 0.3 | | | VI | Logic control input voltage | | 0 | 5.5 | V | | V <sub>IO</sub> | Switch input or output voltage | | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 2.3V to 2.7V | | 200 | | | Δt/ΔV | Logic input transition rise or fall rate | V <sub>CC</sub> = 3V to 3.6V | | 100 | ns/V | | | | $V_{CC} = 4.5V \text{ to } 5.5V$ | | 20 | | | T <sub>A</sub> | Ambient temperature | | -40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND for proper device operation. Refer to TI application report *Implications of Slow or Floating CMOS Inputs*, SCBA004. #### 5.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | Condition | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |--------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|-----|-----|------| | r <sub>ON</sub> | ON-state switch resistance | $I_T = 2mA,$ $V_I = V_{CC} \text{ or GND},$ $V_{INH} = V_{IL}$ | 25°C | 1.65V | | 60 | 150 | Ω | | r <sub>ON</sub> | ON-state switch resistance | $I_T = 2mA,$ $V_I = V_{CC} \text{ or GND},$ $V_{INH} = V_{IL}$ | -40°C to 85°C | 1.65V | | | 225 | Ω | | r <sub>ON</sub> | ON-state switch resistance | $I_T = 2mA,$ $V_I = V_{CC} \text{ or GND},$ $V_{INH} = V_{IL}$ | -40°C to 125°C | 1.65V | | | 225 | Ω | | | | | 25°C | | | 38 | 180 | Ω | | | | | –40°C to 85°C | 2.3V | | | 225 | | | | | ON state quitals I <sub>T</sub> = 2mA, | -40°C to 125°C | | | | 225 | | | | | | 25°C | | | 30 | 150 | | | r <sub>ON</sub> | $V_{l} = V_{CC}$ or GN | $V_I = V_{CC}$ or GND, | –40°C to 85°C | 3V | | | 190 | | | | Toolotarioo | $V_{INH} = V_{IL}$ | -40°C to 125°C | | | | 190 | | | | | | 25°C | | | 22 | 75 | | | | | | –40°C to 85°C | 4.5V | | | 100 | Ω | | | | | -40°C to 125°C | | | | 100 | | | r <sub>ON(p)</sub> | Peak ON-state resistance | $\begin{split} I_T &= 2\text{mA},\\ V_I &= \text{GND to V}_{\text{CC}},\\ V_{\text{INH}} &= V_{\text{IL}} \end{split}$ | 25°C | 1.65V | | 220 | 600 | Ω | <sup>(2)</sup> When using a V<sub>CC</sub> of ≤1.2V, it is recommended to use these devices only for transmitting digital signals. When supply voltage is near 1.2V the analog switch ON resistance becomes very non-linear ### **5.5 Electrical Characteristics (continued)** over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | Condition | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | | |------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|------|-----|------|--| | r <sub>ON(p)</sub> | Peak ON-state resistance | $I_T = 2mA$ ,<br>$V_I = GND$ to $V_{CC}$ ,<br>$V_{INH} = V_{IL}$ | -40°C to 85°C | 1.65V | | | 700 | Ω | | | r <sub>ON(p)</sub> | Peak ON-state resistance | $I_T = 2mA,$ $V_I = GND \text{ to } V_{CC},$ $V_{INH} = V_{IL}$ | -40°C to 125°C | 1.65V | | | 700 | Ω | | | | | | 25°C | | | 113 | 500 | | | | | | | -40°C to 85°C | 2.3V | | | 600 | Ω | | | | | | -40°C to 125°C | | , | | 600 | | | | | | I <sub>T</sub> = 2mA, | 25°C | | | 54 | 180 | | | | r <sub>ON(p)</sub> | Peak ON-state resistance | $V_{I} = GND \text{ to } V_{CC},$ | -40°C to 85°C | 3V | | | 225 | Ω | | | | resistance | $V_{INH} = V_{IL}$ | -40°C to 125°C | | | | 225 | | | | | | | 25°C | | | 31 | 100 | Ω | | | | | | -40°C to 85°C | 4.5V | , | | 125 | | | | | | | -40°C to 125°C | | | | 125 | | | | Δr <sub>ON</sub> | Difference in ON-<br>state resistance<br>between switches | $\begin{split} &I_T = 2\text{mA},\\ &V_I = \text{GND to V}_{\text{CC}},\\ &V_{\text{INH}} = V_{\text{IL}} \end{split}$ | 25°C | 1.65V | | 3 | 40 | Ω | | | Δr <sub>ON</sub> | Difference in ON-<br>state resistance<br>between switches | $\begin{split} I_T &= 2\text{mA},\\ V_I &= \text{GND to V}_{\text{CC}},\\ V_{\text{INH}} &= V_{\text{IL}} \end{split}$ | –40°C to 85°C | 1.65V | | | 50 | Ω | | | Δr <sub>ON</sub> | Difference in ON-<br>state resistance<br>between switches | $\begin{split} I_T &= 2\text{mA},\\ V_I &= \text{GND to V}_{\text{CC}},\\ V_{\text{INH}} &= V_{\text{IL}} \end{split}$ | -40°C to 85°C | 1.65V | | | 50 | Ω | | | | | | 25°C | | | 2.1 | 30 | | | | | | | –40°C to 85°C | 2.3V | | | 40 | Ω | | | | Difference in ON- | tance $V_I = GND$ to $V_{CC}$ , | -40°C to 125°C | | | - | 40 | | | | | | | 25°C | | | 1.4 | 20 | Ω | | | ∆r <sub>ON</sub> | state resistance | | –40°C to 85°C | 3V | | | 30 | | | | | between switches | | -40°C to 125°C | | | | 30 | | | | | | | 25°C | | | 1.3 | 15 | | | | | | | -40°C to 85°C | 4.5V | | | 20 | | | | | | | -40°C to 125°C | | | | 20 | | | | | | | 25°C | | | | 0.1 | | | | I <sub>IH</sub><br>I <sub>IL</sub> | Control input current | $V_I = 5.5V$ or GND | -40°C to 85°C | 0 to 5.5V | | | 1 | μΑ | | | 'IL | | | -40°C to 125°C | | | | 2 | | | | | | V <sub>I</sub> = V <sub>CC</sub> and V <sub>O</sub> = | 25°C | | | | 0.1 | | | | ı | OFF-state switch | GND,<br>or $V_1$ = GND and $V_0$ = | –40°C to 85°C | 5.5V | | | 1 | | | | I <sub>S(off)</sub> | leakage current | $V_{CC}$ , $V_{INH} = V_{IH}$ | -40°C to 125°C | 3.5V | | | 2 | μΑ | | | | ON at the first | $V_I = V_{CC}$ or GND, | 25°C | | | | 0.1 | i | | | I <sub>S(on)</sub> | ON-state switch leakage current | $V_{INH} = V_{IL}$ | –40°C to 85°C | 5.5V | | | 1 | μΑ | | | | | (see Figure 6-3) | –40°C to 125°C | | | | 2 | | | | | | | 25°C | | | 0.01 | | | | | Icc | Supply current | $V_I = V_{CC}$ or GND<br>$V_{INH} = 0V$ | -40°C to 85°C | 5.5V | | | 20 | ⊣ . | | | | | V <sub>INH</sub> – UV | –40°C to 125°C | | | | 40 | | | | C <sub>IC</sub> | Control input capacitance | f = 10MHz | 25°C | 3.3V | | 2 | | pF | | ### **5.5 Electrical Characteristics (continued)** over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | Condition | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------|----------------------------------|----------------|-----------------|-----|-----|-----|------| | C <sub>OS</sub> | Switch terminal capacitance | f = 10MHz | 25°C | 3.3V | | 5 | | pF | | C <sub>IS</sub> | Common terminal capacitance | f = 10MHz | 25°C | 3.3V | | 23 | | pF | | C <sub>OS(on)</sub> | Common terminal ON-capacitance | f = 10MHz | 25°C | 3.3V | | 23 | | pF | | C <sub>F</sub> | Feedthrough capacitance | f = 10MHz | 25°C | 3.3V | | 0.5 | | pF | | C <sub>PD</sub> | Power dissipation capacitance | C <sub>L</sub> = 50pF, f = 10MHz | 25°C | 3.3V | | 6 | | pF | ## 5.6 Timing Characteristics $V_{CC}$ = 2.5V $\pm$ 0.2V | ı | PARAMETER | FROM (INPUT) | TO (OUTPUT) | CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------|------------------------|--------------|-------------|-----------------------|----------------|-----|------|-----|------| | | | | | | 25°C | | 1.9 | 10 | | | t <sub>PLH</sub> | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 15pF | –40°C to 85°C | | | 16 | ns | | PHL | delay time | | | | –40°C to 125°C | | | 18 | 1 | | | | | | | 25°C | | 6.6 | 18 | | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Enable delay time | INH | COM or Yn | C <sub>L</sub> = 15pF | –40°C to 85°C | | | 23 | ns | | PZL | ume | | | | –40°C to 125°C | | | 25 | | | | | | | | 25°C | | 7.4 | 18 | | | — | Disable delay time | y INH | COM or Yn | C <sub>L</sub> = 15pF | –40°C to 85°C | | | 23 | 4 | | | unic | | | | –40°C to 125°C | | | 25 | | | | | | Yn or COM | C <sub>L</sub> = 50pF | 25°C | | 3.8 | 12 | - 1 | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time | COM or Yn | | | –40°C to 85°C | | | 18 | | | PHL | delay time | | | | –40°C to 125°C | | | 20 | | | | | | | | 25°C | | 7.8 | 28 | | | t <sub>PZH</sub> | Enable delay time | INH | COM or Yn | C <sub>L</sub> = 50pF | –40°C to 85°C | | | 35 | ns | | PZL | unic | | | | –40°C to 125°C | | | 35 | 1 | | | | | | | 25°C | | 11.5 | 28 | 3 | | t <sub>PHZ</sub> | Disable delay time | INH | COM or Yn | C <sub>L</sub> = 50pF | –40°C to 85°C | | | 35 | ns | | t <sub>PLZ</sub> | unio | | | | -40°C to 125°C | | | 35 | | ## 5.7 Timing Characteristics $V_{CC} = 3.3V \pm 0.3V$ | P/ | ARAMETER | FROM (INPUT) | TO (OUTPUT) | CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------|------------------------|--------------|-------------|-----------------------|----------------|-----|-----|-----|------| | | | | | | 25°C | | 1.2 | 6 | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 15pF | –40°C to 85°C | | | 10 | ns | | tPHL de | aciay iiiic | delay time | | | -40°C to 125°C | | | 12 | | | | | | | 25°C | | 4.7 | 12 | | | | t <sub>PZH</sub> | Enable delay time | INH | COM or Yn | C <sub>L</sub> = 15pF | –40°C to 85°C | | | 15 | ns | | PZL | | | | | -40°C to 125°C | | | 18 | | | | | | | | 25°C | | 5.7 | 12 | | | t <sub>PHZ</sub> | Disable delay time | INH | COM or Yn | C <sub>L</sub> = 15pF | –40°C to 85°C | | | 15 | ns | | *PLZ | | | | | -40°C to 125°C | | | 18 | | ## 5.7 Timing Characteristics $V_{CC} = 3.3V \pm 0.3V$ (continued) | P/ | ARAMETER | FROM (INPUT) | TO (OUTPUT) | CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------|-------------------------------------|--------------|-----------------------|-----------------------|----------------|-----|-----|-----|------| | | | | | | 25°C | | 2.5 | 9 | | | t <sub>PLH</sub> Propagation<br>t <sub>PHL</sub> delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 50pF | –40°C to 85°C | | | 12 | ns | | | | | | | | -40°C to 125°C | | | 14 | | | | | | | 25°C | | 5.5 | 20 | | | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Enable delay time | INH | COM or Yn | C <sub>L</sub> = 50pF | –40°C to 85°C | | | 25 | ns | | -FZL | | | | | -40°C to 125°C | | | 25 | | | | | | | | 25°C | | 8.8 | 20 | | | t <sub>PHZ</sub> | t <sub>PHZ</sub> Disable delay time | INH | COM or Yn | C <sub>L</sub> = 50pF | –40°C to 85°C | | | 25 | ns | | FLZ | | | | | -40°C to 125°C | | | 25 | | # 5.8 Timing Characteristics $V_{CC}$ = 5V ± 0.5V | I | PARAMETER | FROM (INPUT) | TO (OUTPUT) | CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------|------------------------|--------------|-------------|-----------------------|----------------|-----|-----|-----|------| | | | | | | 25°C | | 0.6 | 4 | | | t <sub>PLH</sub> | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 15pF | –40°C to 85°C | | | 7 | ns | | PHL | dolay iiiio | | | | –40°C to 125°C | | | 10 | | | | | | | | 25°C | | 3.5 | 8 | | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Enable delay time | INH | COM or Yn | C <sub>L</sub> = 15pF | –40°C to 85°C | | | 10 | ns | | PZL | | | | | –40°C to 125°C | | | 12 | | | | | INH | | C <sub>L</sub> = 15pF | 25°C | | 4.4 | 10 | | | | Disable delay time | | COM or Yn | | –40°C to 85°C | | | 11 | - 1 | | PLZ | | | | | –40°C to 125°C | | | 12 | | | | | COM or Yn | Yn or COM | C <sub>L</sub> = 50pF | 25°C | | 1.5 | 6 | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time | | | | –40°C to 85°C | | | 8 | | | PHL | aciay iiiiic | | | | –40°C to 125°C | | | 10 | | | | | | | | 25°C | | 4 | 14 | | | t <sub>PZH</sub> | Enable delay time | INH | COM or Yn | C <sub>L</sub> = 50pF | –40°C to 85°C | | | 18 | ns | | PZL | unio | | | | –40°C to 125°C | | | 18 | | | | | | | | 25°C | | 6.2 | 14 | 3 ns | | t <sub>PHZ</sub> | Disable delay time | e delay INH | COM or Yn | C <sub>L</sub> = 50pF | –40°C to 85°C | | | 18 | | | t <sub>PLZ</sub> | unio | | | | -40°C to 125°C | | | 18 | | ## 5.9 AC Characteristics | PARAMETER | FROM (INPUT) | TO (OUTPUT) | Device | CONDIT | TONS | MIN | TYP | MAX | UNIT | |------------------------------------|--------------|-------------|------------|------------------------------------------|------------------------|-----|-----|-----|------| | Frequency response (switch on) | COM or Yn | Yn or COM | SN74LV4051 | | V <sub>CC</sub> = 2.3V | | 20 | | | | | | | | $ 600\Omega $<br>$ F_{in} = 1MHz$ (sine | V <sub>CC</sub> = 3V | | 25 | | | | | | | | wave)<br>(see Figure 6-6)<br>(1) | | | 35 | | MHz | | | | COM or Yn | | C <sub>L</sub> = 50pF, R <sub>L</sub> = | V <sub>CC</sub> = 2.3V | | 20 | | | | Charge Injection (control input to | INH | | | $ 600\Omega$ , $ F_{in} = 1MHz$ (sine | V <sub>CC</sub> = 3V | | 35 | | mV | | signal output) | | | | | V <sub>CC</sub> = 4.5V | | 60 | | • | Product Folder Links: SN74LV4051A ## **5.9 AC Characteristics (continued)** | PARAMETER | FROM (INPUT) | TO (OUTPUT) | Device | CONDIT | TIONS | MIN TYP | MAX | UNIT | |-----------------------------|--------------|-------------|--------|--------------------------------------------------------------------------|------------------------------------|-------------|-----|------| | | | | | C <sub>L</sub> = 50pF, R <sub>L</sub> = | | -45 | | | | Feedthrough | | | | $600\Omega$ ,<br>$F_{in} = 1MHz$ (sine wave)<br>(see Figure 6-9)<br>(2) | V <sub>CC</sub> = 3V | -45 | | | | attenuation<br>(switch off) | COM or Yn | Yn or COM | | | | -45 | | dB | | | | | | C <sub>L</sub> = 50pF, R <sub>L</sub> = | | -45 | | | | Crosstalk | COM or Yn | | | $600\Omega$ ,<br>$F_{in} = 1 MHz$ (sine wave)<br>(see Figure 6-7)<br>(2) | V <sub>CC</sub> = 3V | -45 | | dB | | (between any switches) | | Yn or COM | | | | <b>-4</b> 5 | | | | | | | | C <sub>L</sub> = 50pF, R <sub>L</sub> = | $V_{I} = 2V_{p-p}$ $V_{CC} = 2.3V$ | 0.1 | | | | Sine-wave distortion | COM or Yn | Yn or COM | | $10kΩ$ , $F_{in} = 1kHz$ (sine wave) | $V_{I} = 2.5V_{p-p}$ $V_{CC} = 3V$ | 0.1 | | % | | | | | | | $V_{I} = 4V_{p-p}$ $V_{CC} = 4.5V$ | 0.1 | | | ## **5.10 Typical Characteristics** Figure 5-1. Plot at 25°C for V<sub>CC</sub> vs Max R<sub>ON</sub> ### **6 Parameter Measurement Information** Figure 6-1. On-State Resistance Test Circuit Condition 1: $V_I = 0$ , $V_O = V_{CC}$ Condition 2: $V_I = V_{CC}$ , $V_O = 0$ Figure 6-2. Off-State Switch Leakage-Current Test Circuit Figure 6-3. On-State Switch Leakage-Current Test Circuit Figure 6-4. Propagation Delay Time, Signal Input to Signal Output Copyright © 2024 Texas Instruments Incorporated Figure 6-5. Switching Time ( $t_{PZL}$ , $t_{PLZ}$ , $t_{PZH}$ , $t_{PHZ}$ ), Control to Signal Output A. f<sub>in</sub> is a sine wave. Figure 6-6. Frequency Response (Switch On) Submit Document Feedback Figure 6-7. Crosstalk (Control Input, Switch Output) Figure 6-8. Feedthrough Attenuation (Switch Off) Figure 6-9. Sine-Wave Distortion ### 7 Detailed Description #### 7.1 Overview The SN74LV4051A device is an 8-channel analog multiplexer. A multiplexer is used when several signals must share the same device or resource. This device allows for the selection of one of these signals at a time for analysis or propagation. ### 7.2 Functional Block Diagram #### 7.3 Feature Description The SN74LV4051A device contains one 8-channel multiplexer for use in a variety of applications and can also be configured as demultiplexer by using the COM pin as an input and the Yn pins as outputs. This device is qualified to operate in the temperature range –40°C to +85°C (maximum depends on package type). #### 7.4 Device Functional Modes **Table 7-1. Function Table** | | INP | UTS | | ON | |-----|-----|-----|---|---------| | INH | С | В | Α | CHANNEL | | L | L | L | L | Y0 | | L | L | L | Н | Y1 | | L | L | Н | L | Y2 | | L | L | Н | Н | Y3 | | L | Н | L | L | Y4 | | L | Н | L | Н | Y5 | | L | Н | Н | L | Y6 | | L | Н | Н | Н | Y7 | | Н | Х | Х | Х | None | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ### 8 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### **8.1 Application Information** A multiplexer is used in applications where multiple signals share a resource. In Figure 8-1, several different sensors are connected to the analog-to-digital converter (ADC) of a microcontroller unit (MCU). #### 8.2 Typical Application Figure 8-1. Example of Multiplexer Use With Analog Sensors and the ADC of an MCU #### 8.2.1 Design Requirements Designing with the SN74LV4051A device requires a stable input voltage between 2V (see Section 5.4 for details) and 5.5V. Another important design consideration are the characteristics of the signal being multiplexed—ensure no important information is lost due to timing or incompatibility with this device. #### 8.2.2 Detailed Design Procedure Processing eight different analog signals normally requires eight separate ADCs, but Figure 8-1 shows how to achieve this using only one ADC and four GPIOs (general-purpose input/outputs). #### 8.2.3 Application Curve Figure 8-2. Plot at 25°C for V<sub>CC</sub> vs Max R<sub>ON(peak)</sub> #### 8.3 Power Supply Recommendations Most systems have a common 3.3V or 5V rail that can supply the $V_{CC}$ pin of this device. If this rail is not available, a switched-mode power supply (SMPS) or a low dropout regulator (LDO) can supply this device from a higher-voltage rail. ### 8.4 Layout #### 8.4.1 Layout Guidelines TI recommends keeping the signal lines as short and straight as possible (see Figure 8-3). Incorporation of microstrip or stripline techniques are also recommended when signal lines are more than 1" long. These traces must be designed with a characteristic impedance of either $50\Omega$ or $75\Omega$ as required by the application. *Do not* place this device too close to high-voltage switching components because they may cause interference. ### 8.4.2 Layout Example Figure 8-3. Layout Schematic ### 9 Device and Documentation Support ### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: Texas Instruments, Implications of Slow or Floating CMOS Inputs #### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | hanges from Revision I (September 2015) to Revision J (June 2024) | Page | |---|------------------------------------------------------------------------------------------------|----------------| | • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | • | Added new VIH and VIL Specifications at 1.65V Vcc | <mark>5</mark> | | • | Increased max ambient temperature max to 125C | <mark>5</mark> | | • | Added Ron, Ron Peak, and Delta Ron Specifications at 1.65V Vcc | <mark>5</mark> | | • | Added Ron, Ron Peak, and Delta Ron Specifications at 125C | 5 | | • | Added Timing Specifications at 125C | <mark>7</mark> | | _ | <u>- · · · · · · · · · · · · · · · · · · ·</u> | | #### Changes from Revision H (April 2005) to Revision I (September 2015) - Added Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Detailed Description section, Applications and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Product Folder Links: SN74LV4051A ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback www.ti.com 25-Jun-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | , , | | | | | ., | (6) | | | , , | | | SN74LV4051ADBR | NRND | SSOP | DB | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LW051A | | | SN74LV4051ADGVR | NRND | TVSOP | DGV | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LW051A | | | SN74LV4051ADGVRG4 | NRND | TVSOP | DGV | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LW051A | | | SN74LV4051ADR | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | LV4051A | Samples | | SN74LV4051AN | NRND | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | SN74LV4051AN | | | SN74LV4051ANS | NRND | so | NS | 16 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 74LV4051A | | | SN74LV4051ANSR | NRND | so | NS | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 74LV4051A | | | SN74LV4051APWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | LW051A | Samples | | SN74LV4051ARGYR | ACTIVE | VQFN | RGY | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LW051A | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ## **PACKAGE OPTION ADDENDUM** www.ti.com 25-Jun-2024 (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LV4051A: Automotive: SN74LV4051A-Q1 ■ Enhanced Product : SN74LV4051A-EP #### NOTE: Qualified Version Definitions: - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Enhanced Product Supports Defense, Aerospace and Medical Applications www.ti.com 6-Apr-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV4051ADBR | SSOP | DB | 16 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74LV4051ADGVR | TVSOP | DGV | 16 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV4051ADR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV4051ANSR | so | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LV4051APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV4051APWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV4051APWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV4051ARGYR | VQFN | RGY | 16 | 3000 | 330.0 | 12.4 | 3.8 | 4.3 | 1.5 | 8.0 | 12.0 | Q1 | www.ti.com 6-Apr-2024 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LV4051ADBR | SSOP | DB | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV4051ADGVR | TVSOP | DGV | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV4051ADR | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | SN74LV4051ANSR | SO | NS | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV4051APWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV4051APWRG4 | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 | | SN74LV4051APWT | TSSOP | PW | 16 | 250 | 356.0 | 356.0 | 35.0 | | SN74LV4051ARGYR | VQFN | RGY | 16 | 3000 | 367.0 | 367.0 | 35.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 6-Apr-2024 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74LV4051AD | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | SN74LV4051AN | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74LV4051AN | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74LV4051ANS | NS | SOP | 16 | 50 | 530 | 10.5 | 4000 | 4.1 | | SN74LV4051APW | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | | SN74LV4051APWG4 | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | ## D (R-PDS0-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ### **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ### DGV (R-PDSO-G\*\*) ### 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. ## RGY (R-PVQFN-N16) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-3/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (R-PVQFN-N16) ## PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. SOP - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. SOF ### NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOF #### NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated