

# SN74LVC126A-Q1 Automotive Quadruple Bus Buffer Gate With 3-State Outputs

## 1 Features

- Qualified for automotive applications
- Operates from 1.65V to 3.6V
- Inputs accept voltages to 5.5V
- Max t<sub>pd</sub> of 4.7ns at 3.3V
- Typical V<sub>OLP</sub> (output ground bounce) <0.8V at V<sub>CC</sub> = 3.3V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (output V<sub>OH</sub> undershoot) >2V at V<sub>CC</sub> = 3.3V, T<sub>A</sub> =  $25^{\circ}C$
- Latch-up performance exceeds 250mA per JESD 17
- ESD protection exceeds JESD 22

## **2** Description

This quadruple bus buffer gate is designed for 1.65V to 3.6V  $V_{CC}$  operation.

| PART NUMBER    | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | BODY SIZE <sup>(3)</sup> |
|----------------|------------------------|-----------------------------|--------------------------|
|                | D (SOIC, 14)           | 8.65mm × 6mm                | 8.65mm × 3.9mm           |
| SN74LVC126A-Q1 | BQA (WQFN, 14)         | 3mm × 2.5mm                 | 3mm × 2.5mm              |
|                | PW (TSSOP, 14)         | 5mm × 6.4mm                 | 5mm × 4.4mm              |

- (1) For more information, see Section 10.
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.
- (3) The body size (length × width) is a nominal value and does not include pins.



Logic Diagram (Positive Logic)



# **Table of Contents**

| 1 Features<br>2 Description          |    |
|--------------------------------------|----|
| 3 Pin Configuration and Functions    |    |
| 4 Specifications                     | .4 |
| 4.1 Absolute Maximum Ratings         |    |
| 4.2 ESD Ratings                      |    |
| 4.3 Recommended Operating Conditions |    |
| 4.4 Thermal Information              | .5 |
| 4.5 Electrical Characteristics       | 5  |
| 4.6 Switching Characteristics        | .5 |
| 4.7 Operating Characteristics        |    |
| 5 Parameter Measurement Information  |    |
| 6 Detailed Description               | .7 |
| 6.1 Overview                         | .7 |
| 6.2 Functional Block Diagram         |    |

| 6   | 6.3 Device Functional Modes                         | 7  |
|-----|-----------------------------------------------------|----|
| 7 A | Application and Implementation                      | 8  |
|     | 7.1 Power Supply Recommendations                    |    |
|     | 7.2 Layout                                          |    |
|     | Device and Documentation Support                    |    |
|     | 8.1 Documentation Support (Analog)                  |    |
|     | 8.2 Receiving Notification of Documentation Updates |    |
|     | 8.3 Support Resources                               |    |
|     | 8.4 Trademarks                                      |    |
| 8   | 8.5 Electrostatic Discharge Caution                 | 9  |
|     | 8.6 Glossary                                        |    |
|     | Revision History                                    |    |
|     | Mechanical, Packaging, and Orderable                |    |
|     | Information                                         | 10 |
|     |                                                     |    |



## **3 Pin Configuration and Functions**

| 10E [ | 1 | 0 | 14 | ]v <sub>cc</sub> |
|-------|---|---|----|------------------|
| 1A [  |   |   | 13 |                  |
| 1Y [  |   |   | 12 | ] 4A             |
| 20E [ |   |   | 11 |                  |
| 2A [  | 5 |   | 10 | ] 30E            |
| 2Y [  | 6 |   | 9  | ] 3A             |
| GND [ | 7 |   | 8  | ] 3Y             |
|       |   |   |    |                  |





|        | PIN             | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                      |
|--------|-----------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.    | NAME            | 1/0(*/             | DESCRIPTION                                                                                                                                                                      |
| 1      | 10E             | I                  | Output enable 1                                                                                                                                                                  |
| 2      | 1A              | I                  | Gate 1 input                                                                                                                                                                     |
| 3      | 1Y              | 0                  | Gate 1 output                                                                                                                                                                    |
| 4      | 20E             | I                  | Output enable 2                                                                                                                                                                  |
| 5      | 2A              | I                  | Gate 2 input                                                                                                                                                                     |
| 6      | 2Y              | 0                  | Gate 2 output                                                                                                                                                                    |
| 7      | GND             |                    | Ground pin                                                                                                                                                                       |
| 8      | 3Y              | 0                  | Gate 3 output                                                                                                                                                                    |
| 9      | 3A              | I                  | Gate 3 input                                                                                                                                                                     |
| 10     | 30E             | I                  | Output enable 3                                                                                                                                                                  |
| 11     | 4Y              | 0                  | Gate 4 output                                                                                                                                                                    |
| 12     | 4A              | I                  | Gate 4 input                                                                                                                                                                     |
| 13     | 40E             | I                  | Output Enable 4                                                                                                                                                                  |
| 14     | V <sub>CC</sub> | —                  | Power pin                                                                                                                                                                        |
| Therma | l pad           |                    | Connect the GND pin to the exposed thermal pad for correct operation. Connect the thermal pad to any internal PCB ground plane using multiple vias for good thermal performance. |

#### Table 3-1. Pin Functions

(1) I = input, O = output, P = power, FB = feedback, GND = ground, N/A = not applicable

## **4** Specifications

### 4.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)

|                  |                                                    |                    |      | MIN  | MAX                   | UNIT |
|------------------|----------------------------------------------------|--------------------|------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                               |                    |      | -0.5 | 6.5                   | V    |
| VI               | Input voltage range <sup>(1)</sup>                 |                    | -0.5 | 6.5  | V                     |      |
| Vo               | Output voltage range <sup>(1)</sup> <sup>(2)</sup> |                    |      | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                | V <sub>1</sub> < 0 |      |      | -50                   | mA   |
| I <sub>OK</sub>  | Output clamp current                               | V <sub>O</sub> < 0 |      |      | -50                   | mA   |
| lo               | Continuous output current                          |                    |      |      | ±50                   | mA   |
|                  | Continuous current through $V_{CC}$ or GND         |                    |      |      | ±100                  | mA   |
| T <sub>stg</sub> | Storage temperature range                          |                    |      | -65  | 150                   | °C   |

(1) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

(2) The value of  $V_{CC}$  is provided in the recommended operating conditions table.

### 4.2 ESD Ratings

|                    |                         |                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. This rating was tested on the D (SOIC) package.

### 4.3 Recommended Operating Conditions

over recommended operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                    |                                    | MIN                    | MAX                    | UNIT   |  |
|-----------------|------------------------------------|------------------------------------|------------------------|------------------------|--------|--|
| v               | Supply voltage                     | Operating                          | 1.65                   | 3.6                    | V      |  |
| V <sub>CC</sub> | Supply voltage                     | Data retention only                | 1.5                    |                        | v      |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> |                        |        |  |
| VIH             | High-level input voltage           | V <sub>CC</sub> = 2.3 V to 2.7 V   | 1.7                    |                        | V      |  |
|                 |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V   | 2                      |                        |        |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V |                        | 0.35 × V <sub>CC</sub> |        |  |
| V <sub>IL</sub> | Low-level input voltage            | V <sub>CC</sub> = 2.3 V to 2.7 V   |                        | 0.7                    | V      |  |
|                 |                                    | V <sub>CC</sub> = 2.7V to 3.6 V    |                        | 0.8                    |        |  |
| VI              | Input voltage                      |                                    | 0                      | 5.5                    | V      |  |
| Vo              | Output voltage                     |                                    | 0                      | V <sub>CC</sub>        | V      |  |
|                 |                                    | V <sub>CC</sub> = 1.65V            |                        | -4                     | 4      |  |
|                 |                                    | V <sub>CC</sub> = 2.3V             |                        | -8                     | ···· A |  |
| I <sub>OH</sub> | High-level output current          | V <sub>CC</sub> = 2.7V             |                        | -12                    | mA     |  |
|                 |                                    | V <sub>CC</sub> = 3V               |                        | -24                    |        |  |
|                 |                                    | V <sub>CC</sub> = 1.65V            |                        | 4                      |        |  |
|                 |                                    | V <sub>CC</sub> = 2.3V             | 8                      |                        |        |  |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 2.7V             |                        | 12                     | mA     |  |
|                 |                                    | V <sub>CC</sub> = 3V               |                        | 24                     |        |  |
| Δt/Δv           | Input transition rise or fall rate |                                    |                        | 10                     | ns/V   |  |
| T <sub>A</sub>  | Operating free-air temperature     |                                    | -40                    | 125                    | °C     |  |

(1) All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.



### 4.4 Thermal Information

|                  | THERMAL METRIC <sup>(1)</sup>          | BQA (WQFN) | D (SOIC) | PW (TSSOP) | UNIT |
|------------------|----------------------------------------|------------|----------|------------|------|
|                  |                                        | 14 PINS    | 14 PINS  | 14 PINS    |      |
| R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 102.3      | 127.8    | 150.8      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### **4.5 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                                                | V <sub>cc</sub> | MIN                   | TYP <sup>(1)</sup> MAX | UNIT |
|------------------|----------------------------------------------------------------|-----------------|-----------------------|------------------------|------|
|                  | I <sub>OH</sub> = -100μA                                       | 1.65V to 3.6V   | V <sub>CC</sub> - 0.2 |                        |      |
|                  | I <sub>OH</sub> = -4mA                                         | 1.65V           | 1.1                   |                        |      |
| N N              | I <sub>OH</sub> = -8mA                                         | 2.3V            | 1.5                   |                        | v    |
| V <sub>OH</sub>  | I <sub>OH</sub> = -12mA                                        | 2.7V            | 2.1                   |                        | v    |
|                  | IOH IZINA                                                      | 3V              | 2.35                  |                        |      |
|                  | $I_{OH} = -24mA$                                               | 3V              | 2.1                   |                        |      |
|                  | Ι <sub>ΟL</sub> = 100μΑ                                        | 1.65V to 3.6V   |                       | 0.2                    |      |
|                  | I <sub>OL</sub> = 4mA                                          | 1.65V           |                       | 0.45                   | v    |
| V <sub>OL</sub>  | I <sub>OL</sub> = 8mA                                          | 2.3V            |                       | 0.7                    |      |
|                  | I <sub>OL</sub> = 12mA                                         | 2.7V            |                       | 0.5                    |      |
|                  | I <sub>OL</sub> = 24mA                                         | 3V              |                       | 0.7                    |      |
| l <sub>l</sub>   | V <sub>I</sub> = 5.5V or GND                                   | 3.6V            |                       | ±10                    | μA   |
| I <sub>OZ</sub>  | $V_0 = V_{CC}$ or GND                                          | 3.6V            |                       | ±10                    | μA   |
| I <sub>CC</sub>  | $V_{I} = V_{CC} \text{ or GND}, \qquad I_{O} = 0$              | 3.6V            |                       | 20                     | μA   |
| ΔI <sub>CC</sub> | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 2.7V to 3.6V    |                       | 500                    | μA   |
| Ci               | V <sub>I</sub> = V <sub>CC</sub> or GND                        | 3.3V            |                       | 4.5                    | pF   |
| Co               | $V_0 = V_{CC}$ or GND                                          | 3.3V            |                       | 7                      | pF   |

(1) All typical values are at  $V_{CC}$  = 3.3V,  $T_A$  = 25°C.

### 4.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.7 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|--------------------|-----------------|----------------|-------------------------|-----|------------------------------------|-----|------|
|                    |                 |                | MIN                     | MAX | MIN                                | MAX |      |
| t <sub>pd</sub>    | A               | Y              | 1                       | 6.2 | 1                                  | 5.7 | ns   |
| t <sub>en</sub>    | OE              | Y              | 1                       | 6.3 | 1                                  | 5.7 | ns   |
| t <sub>dis</sub>   | OE              | Y              | 1                       | 6.7 | 1                                  | 6   | ns   |
| t <sub>sk(o)</sub> |                 |                |                         |     |                                    | 1   | ns   |

### 4.7 Operating Characteristics

T<sub>A</sub> = 25°C

| PARAMETER                        |                                        | TEST<br>CONDITIONS | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT |    |
|----------------------------------|----------------------------------------|--------------------|--------------------------------|------|----|
| C                                | Power dissipation capacitance per gate | Outputs enabled    | f = 10 MHz                     | 22   | рF |
| C <sub>pd</sub> Power dissipatio | Power dissipation capacitance per gate | Outputs disabled   |                                | 4    |    |

## **5 Parameter Measurement Information**

Phase relationships between waveforms were chosen arbitrarily for the examples listed in the following table. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1MHz, Z<sub>0</sub> = 50 $\Omega$ , t<sub>t</sub>  $\leq$  2.5ns.

| The outputs are measured individually with | n one input transition per measurement. |
|--------------------------------------------|-----------------------------------------|
|--------------------------------------------|-----------------------------------------|

| TEST                                | S1     | S2     | RL   | CL   | ΔV   | V <sub>LOAD</sub> |
|-------------------------------------|--------|--------|------|------|------|-------------------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | OPEN   | OPEN   | 500Ω | 50pF | —    | —                 |
| t <sub>PLZ</sub> , t <sub>PZL</sub> | CLOSED | OPEN   | 500Ω | 50pF | 0.3V | 2×V <sub>CC</sub> |
| t <sub>PHZ</sub> , t <sub>PZH</sub> | OPEN   | CLOSED | 500Ω | 50pF | 0.3V | —                 |

| V <sub>cc</sub> | Vt                 | RL   | CL   | ΔV    | V <sub>LOAD</sub> |
|-----------------|--------------------|------|------|-------|-------------------|
| 1.8V ± 0.15V    | V <sub>CC</sub> /2 | 1kΩ  | 30pF | 0.15V | 2×V <sub>CC</sub> |
| 2.5V ± 0.2V     | V <sub>CC</sub> /2 | 500Ω | 30pF | 0.15V | 2×V <sub>CC</sub> |
| 2.7V            | 1.5V               | 500Ω | 50pF | 0.3V  | 6V                |
| 3.3V ± 0.3V     | 1.5V               | 500Ω | 50pF | 0.3V  | 6V                |



(1) C<sub>L</sub> includes probe and test-fixture capacitance. Figure 5-1. Load Circuit for 3-State Outputs









(1) The greater between  $t_{PLH}$  and  $t_{PHL}$  is the same as  $t_{pd}$ . Figure 5-2. Voltage Waveforms Propagation Delays



(1) The greater between  $t_r$  and  $t_f$  is the same as  $t_t$ . Figure 5-4. Voltage Waveforms, Input and Output Transition Times



## 6 Detailed Description

### 6.1 Overview

The SN74LVC126A features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is low.

To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.

### 6.2 Functional Block Diagram



Figure 6-1. Logic Diagram (Positive Logic)

### 6.3 Device Functional Modes

| Function Table<br>(Each Buffer) |     |        |  |  |  |  |  |  |
|---------------------------------|-----|--------|--|--|--|--|--|--|
| INPU                            | JTS | OUTPUT |  |  |  |  |  |  |
| OE                              | Α   | Y      |  |  |  |  |  |  |
| Н                               | Н   | Н      |  |  |  |  |  |  |
| н                               | L   | L      |  |  |  |  |  |  |
| L                               | Х   | Z      |  |  |  |  |  |  |



## 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 7.1 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating in the *Recommended Operating Conditions*.

Each V<sub>CC</sub> pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended; if there are multiple V<sub>CC</sub> pins, then 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ F and a 1  $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.

### 7.2 Layout

### 7.2.1 Layout Guidelines

When using multiple bit logic devices, inputs must never float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input and gate are used, or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Layout Diagram specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver.

### 7.2.2 Layout Example



Figure 7-1. Layout Diagram



## 8 Device and Documentation Support

### 8.1 Documentation Support (Analog)

#### 8.1.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| Table | 8-1. | Re | lated | Links |  |
|-------|------|----|-------|-------|--|
|       |      |    |       |       |  |

| PARTS          | PRODUCT FOLDER | ER SAMPLE & BUY TECHNICAL DOCUMENTS |            | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |
|----------------|----------------|-------------------------------------|------------|---------------------|------------------------|
| SN74LVC126A-Q1 | Click here     | Click here                          | Click here | Click here          | Click here             |

### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision C (May 2024) to Revision D (October 2024) | Page |
|---|----------------------------------------------------------------|------|
| • | Updated RθJA values: D = 86 to 127.8, all values in °C/W       | 5    |

| С | hanges from Revision B (April 2008) to Revision C (May 2024)                                                                                                                                              | Page   |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| • | Added BQA package to Package Information table, Pin Configuration and Functions section, and Ther<br>Information table                                                                                    |        |
| • | Added Package Information table, Pin Functions table, ESD Ratings table, Thermal Information table,<br>Functional Modes, Application and Implementation section, Device and Documentation Support section | Device |
|   | Mechanical, Packaging, and Orderable Information section                                                                                                                                                  |        |
| • | Deleted references to machine model throughout the data sheet                                                                                                                                             | 1      |



## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty |              | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing            |      | QLY            | (2)          | (6)                           | (3)                |              | (4/5)          |         |
| CLVC126AQPWRG4Q1   | ACTIVE | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC126AQ        | Samples |
| SN74LVC126APWRQ1   | ACTIVE | TSSOP        | PW                 | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC126AQ        | Samples |
| SN74LVC126AQDRG4Q1 | ACTIVE | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC126AQ        | Samples |
| SN74LVC126AQDRQ1   | ACTIVE | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC126AQ        | Samples |
| SN74LVC126AWBQARQ1 | ACTIVE | WQFN         | BQA                | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC126Q         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Sep-2024

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC126A-Q1 :

Catalog : SN74LVC126A

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CLVC126AQPWRG4Q1            | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC126APWRQ1            | TSSOP           | PW                 | 14 | 3000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC126AWBQARQ1          | WQFN            | BQA                | 14 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.3        | 1.1        | 4.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Sep-2024



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CLVC126AQPWRG4Q1   | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LVC126APWRQ1   | TSSOP        | PW              | 14   | 3000 | 353.0       | 353.0      | 32.0        |
| SN74LVC126AWBQARQ1 | WQFN         | BQA             | 14   | 3000 | 210.0       | 185.0      | 35.0        |

# **D0014A**



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0014A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **BQA 14**

2.5 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **BQA0014B**



# **PACKAGE OUTLINE**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **BQA0014B**

# **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **BQA0014B**

# **EXAMPLE STENCIL DESIGN**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **PW0014A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0014A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0014A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated