

<span id="page-0-0"></span>

# **TLC3555-Q1 Automotive High-Speed CMOS Timer**

## **1 Features**

- AEC-Q100 qualified for automotive applications: – Temperature grade 1:  $-40^{\circ}$ C to +125°C, T<sub>A</sub>
- [Functional Safety-Capable](https://www.ti.com/technologies/functional-safety.html#commitment)
	- [Documentation available to aid functional safety](https://www.ti.com/lit/pdf/SFFS922)  [system design](https://www.ti.com/lit/pdf/SFFS922)
	- Very-low power consumption
	- 1mW (typical) at  $V_{DD} = 5V$
- Astable operation up to 3MHz
- CMOS output capable of swinging rail to rail
- High-output-current capability
	- Sink 200mA
	- Source 50mA
- Output fully compatible with CMOS, TTL, and MOS logic
- Integrated RESET pullup to  $V_{DD}$
- Power-on reset to known state
- Integrated thermal shutdown protection
- Single-supply operation from 1.5V to 18V

# **2 Applications**

- [Automotive lighting](https://www.ti.com/applications/automotive/body-lighting/automotive-lighting)
- [Vehicle instrument cluster](https://www.ti.com/solution/vehicle-instrument-cluster)
- **[Telematics](https://www.ti.com/solution/automotive-telematics-control-unit)**
- Pulse generation
- Sequential timing
- Time delay generation
- Pulse width modulation
- Pulse position modulation
- MOSFET gate drive



### **Simplified Schematic**

## **3 Description**

The TLC3555-Q1 is a monolithic timing circuit fabricated using a TI CMOS process. The timer is fully compatible with CMOS, TTL, and MOS logic and operates at frequencies to 3MHz and even beyond. The TLC3555-Q1 improves upon the existing [TLC555-Q1](https://www.ti.com/product/TLC555-Q1) from both a performance and feature standpoint, with tighter specification tolerances and additional features, such as thermal shutdown and power-on reset.

The trigger, threshold, and reset logic of the TLC3555- Q1 follow the same truth table as the TLC555-Q1. Set the reset pin (RESET) high for typical operation, or set the reset pin low to reset the flip-flop and force the output low. The TLC3555-Q1 features an internal pullup resistor from RESET to VDD, which can reduce passive count and save board area.

As a result of low propagation delay and rapid rise and fall times, the TLC3555-Q1 supports higherfrequency astable operation than previous timers such as the NE555 and TLC555-Q1. At a 15V supply, the TLC3555-Q1 achieves a clean square wave at 3.1MHz in TI's conventional astable test circuit. When used as an oscillator, with the output and inputs tied together, the TLC3555-Q1 achieves an oscillatory frequency of 7.2MHz. Circuit parasitics dominate the response at high frequencies. In addition to the D package, which is pin-to-pin compatible with the TLC555-Q1, the TLC3555-Q1 is offered in a DDF package that enables concise implementations with reduced parasitics.

#### **Package Information**



(1) For more information, see [Section 10.](#page-17-0)

(2) The package size (length × width) is a nominal value and includes pins, where applicable.

(3) Advance information (not Production Data).





# **Table of Contents**





# **4 Pin Configuration and Functions**



# **Figure 4-1. D Package, 8-Pin SOIC, and DDF (Preview) Package, 8-Pin SOT-23-THIN (Top View)**

#### **Table 4-1. Pin Functions**



<span id="page-2-0"></span>

# **5 Specifications**

### **5.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)



(1) Operation outside the *Absolute Maximum Ratings* may cause permanent device damage. *Absolute Maximum Ratings* do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If used outside the *Recommended Operating Conditions* but within the *Absolute Maximum Ratings*, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltage values are with respect to network GND.

### **5.2 ESD Ratings**



(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



### **5.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/SPRA953)* application report.

<span id="page-3-0"></span>

## **5.5 Electrical Characteristics**

at  $T_A$  = 25°C and  $V_{DD}$  = 5V (unless otherwise noted)





# **5.5 Electrical Characteristics (continued)**

at  $T_A$  = 25°C and  $V_{DD}$  = 5V (unless otherwise noted)





# <span id="page-5-0"></span>**5.5 Electrical Characteristics (continued)**





 $(1)$  C<sub>PD</sub> is used to determine the dynamic power consumption.

(2) P<sub>D</sub> = V<sub>DD</sub> <sup>2</sup> f<sub>o</sub>(C<sub>PD</sub> + C<sub>L</sub>) where f<sub>o</sub> = output frequency, C<sub>L</sub> = output load capacitance, V<sub>DD</sub> = supply voltage.

(3) Leakage increases with temperature, approximately doubling in magnitude with each 10°C rise in temperature. Value specified for Full Range is measured at  $T_A = 125^{\circ}$ C.

(4) Sustained operation at this output current results in self-heating that can cause the device to go into protective thermal shutdown, depending on the supply voltage and ambient temperature. Limit operation at high output current to only short durations, such as transient events.

## **5.6 Switching Characteristics**

at  $T_A$  = 25°C and  $V_{DD}$  = 5V (unless otherwise noted); characteristic values are specified by design, characterization, or both



(1) This measurement is significantly impacted by board parasitics.

(2) Calculated as  $(f_{125°C} - f_{-40°C}) / (\Delta T_A * f_{25°C}) * 10^6$  where  $f_T$  = output frequency at temperature T, and  $T_A = -40°C$  to +125°C.

<span id="page-6-0"></span>

## **5.7 Typical Characteristics**

at  $T_A$  = 25°C and  $V_{DD}$  = 5V (unless otherwise noted)





# **5.7 Typical Characteristics (continued)**

at  $T_A$  = 25°C and  $V_{DD}$  = 5V (unless otherwise noted)



<span id="page-8-0"></span>

# **6 Detailed Description**

## **6.1 Overview**

The TLC3555-Q1 next-generation timer is useful for both general-purpose and precise timing applications, with astable mode periods from 325ns to hours, and frequencies to 3MHz or even beyond. In nearly all cases, the tolerances of the passive components used to implement the application circuit contribute more error than the TLC3555-Q1 tolerance. The improved precision of the TLC3555-Q1 as compared to previous-generation timers provides a performance benefit to the trigger and threshold tolerances when using the same grade of passive components, or can enable similar end tolerances while using lower-grade passives for a cost benefit.

## **6.2 Functional Block Diagram**



## **6.3 Feature Description**

#### *6.3.1 Monostable Operation*

For monostable operation, connect the TLC3555-Q1 as in Figure 6-1. If the output is low, application of a negative-going pulse to the trigger (TRIG) sets the internal flip-flop, drives the output high, and turns off DISCH. Capacitor  $C_T$  charges through R<sub>A</sub> until the voltage across the capacitor reaches the threshold voltage of the threshold (THRES) input. If TRIG returns to a high level, the output of the threshold comparator resets the flip-flop, drives the output low, and discharges  $C_T$  through DISCH.



**Figure 6-1. Circuit for Monostable Operation**

Monostable operation initiates when the TRIG voltage is less than the trigger threshold. After initialization, the sequence ends only if TRIG is high for at least 500ns before the end of the timing interval. When the trigger is grounded, the comparator storage time can be as long as 500ns, which limits the minimum monostable pulse width to 500ns. As a result of the threshold level and saturation voltage of the discharge transistor, the output pulse duration is approximately  $t_w = 1.1 \times R_A \times C_T$ . [Figure 6-3](#page-9-0) is a plot of the nominal pulse width for various values of  $R_A$  and  $C_T$ . The threshold levels and charge rates are directly proportional to the supply voltage (V<sub>DD</sub>). As a result, the timing interval is independent of the supply voltage if the supply voltage is constant during the time interval.

Copyright © 2024 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SLFS083A&partnum=TLC3555-Q1)* 9



<span id="page-9-0"></span>Apply a negative-going trigger pulse simultaneously to RESET and TRIG during the timing interval to discharge  $C<sub>T</sub>$  and reinitiate the cycle, commencing on the positive edge of the reset pulse. The output is held low for as long as the reset pulse is low.



### *6.3.2 Astable Operation*

Figure 6-4 shows that adding a second resistor  $(R_B)$  to the circuit and connecting the trigger input to the threshold input causes the timer to self-trigger and run as a multivibrator. The  $C_T$  capacitor charges through  $R_A$ and R<sub>B</sub> and then only discharges through R<sub>B</sub>. As a result, the values of R<sub>A</sub> and R<sub>B</sub> control the duty cycle. D<sub>B</sub> is optional and typically used only when a duty cycle below 50% is required, as the diode bypasses  $R_B$  to allow faster charging of  $C_T$ .

This astable connection results in the  $C_T$  capacitor charging and discharging between the threshold-voltage level (≅ 0.67 × V<sub>DD</sub>) and the trigger-voltage level (≅ 0.33 × V<sub>DD</sub>). Driving the CONT pin externally shifts the threshold-voltage and trigger-voltage levels to  $V_{CONT}$  and 0.5  $\times$   $V_{CONT}$ , respectively. As in the monostable circuit, charge and discharge times (and as a result, the frequency and duty cycle) are independent of the supply voltage.



**Figure 6-4. Circuit for Astable Operation**

<span id="page-10-0"></span>



Figure 6-6 shows typical waveforms generated during astable operation. The output high-level duration  $(t_H)$  and low-level duration  $t_1$  can be calculated as follows:

$$
t_{H} = 0.693 \times (R_{A} + R_{B}) \times C_{T}
$$
 (1)

$$
t_L = 0.693 \times R_B \times C_T \tag{2}
$$

Other useful relationships for period, frequency, and driver-referred and waveform-referred duty cycle are shown as follows:

$$
T = t_H + t_L = 0.693 \times (R_A + 2R_B) \times C_T
$$
\n(3)

$$
f = \frac{1}{T} \approx \frac{1.44}{(R_A + 2R_B) \times C_T}
$$
 (4)

Output driver duty cycle = 
$$
\frac{t_L}{T} = \frac{R_B}{R_A + 2R_B}
$$

Output waveform duty cycle = 
$$
\frac{t_H}{T} = 1 - \frac{R_B}{R_A + 2R_B} = \frac{R_A + R_B}{R_A + 2R_B}
$$
 (6)

These equations do not account for any propagation delay times from the TRIG and THRES inputs to DISCH output. These delay times add directly to the period and overcharge the capacitor, creating differences between calculated and actual values that increase with frequency. In addition, the discharge on-state resistance r<sub>on</sub> during the discharge event contributes another source of timing error in the calculation when  $R_B$  is very low. The following equations provide better agreement with measured values. Equation 7 and Equation 8 represent the actual low and high times when used at higher frequencies (at 100kHz and beyond) because propagation delay and discharge on resistance is added to the formulas. The value of  $C<sub>T</sub>$  includes both the nominal or deliberate timing capacitance, as well as parasitic capacitance on the PCB. Decoupling capacitance on CONT also affects the duty cycle, with an error contribution that depends on the capacitor leakage resistance. For additional discussion, see the *[Design low-duty-cycle timer circuits](https://www.edn.com/design-low-duty-cycle-timer-circuits/)* article.

$$
t_{c(H)} = C_T \times (R_A + R_B) \times \ln\left(3 - e\left(\frac{-tp_{D \text{ rising}}}{C_T \times (R_B + r_{on})}\right)\right) + tp_{\text{falling}}
$$
\n(7)

$$
t_{c(L)} = C_T \times (R_B + r_{on}) \times \ln\left(3 - e\left(\frac{-tp_D \, \text{falling}}{C_T \times (R_A + R_B)}\right)\right) + tp_{\text{rising}}
$$
\n(8)

(5)



These equations and those given earlier are similar in that a time constant is multiplied by the logarithm of a number or function. The limit values of the logarithmic terms must be between ln(2) at low frequencies, and ln(3) at extremely high frequencies. For a duty cycle close to 50%, an appropriate constant for the logarithmic terms can be substituted with good results. Output waveform duty cycles less than 50% require that  $t_{c(H)}$  /  $t_{c(L)}$  < 1 and possibly that  $R_A \le r_{on}$ . These conditions can be difficult to obtain. D<sub>B</sub> can be used to reduce the effective  $R_B$  during the capacitor charging event, but has a nonlinear response. If using  $D_B$ , verify performance through simulation and bench evaluation before selecting final timing component values.

Figure 6-7 and Figure 6-8 show the nominal free-running frequency associated with various combinations of  $C_T$  and R<sub>A</sub> + 2 × R<sub>B</sub> for a 66% duty cycle (such that R<sub>A</sub> = R<sub>B</sub>). The values of r<sub>on</sub>, t<sub>PD falling</sub> and t<sub>PD rising</sub> vary according to the device supply voltage and temperature. Tolerances of  $R_A$ ,  $R_B$ , and  $C_T$  also contribute variation. The difference of simulation results calculated using the simplified and detailed equations becomes apparent by 100kHz, with approximately 2.15% error at  $V_{DD}$  = 15V and 2.6% error at  $V_{DD}$  = 5V. This error manifests as nonlinearity in the following curves. For applications where sub-1% error is required, use [Equation 7](#page-10-0) and [Equation 8](#page-10-0) for frequencies greater than 10kHz at  $V_{DD}$  = 5V, or greater than 30kHz at  $V_{DD}$  = 15V.



### *6.3.3 Power-on Reset*

The TLC3555-Q1 includes a power-on reset feature, which holds the output high-impedance until the power-up is complete and the output flip-flop state machine has achieved a valid state. Previous generations of 555 timers lacked this feature, meaning the output state as the power supply ramped was unpredictable. The power-on reset of the TLC3555-Q1 asserts to hold the output in a high-impedance (Hi-Z) state during the ramp event. After the supply voltage has reached the minimum threshold, the power-on reset is released, and the state machine and logic table described in [Table 6-1](#page-12-0) apply. The RESET pin of the TLC3555-Q1 includes a weak pullup resistance to  $V_{DD}$ , so if the RESET pin is not driven externally, the device exits the reset state after the power-on reset event is complete. The device then enters whatever state is dictated by the values of THRES, TRIG, and CONT.



<span id="page-12-0"></span>

#### *6.3.4 Thermal Shutdown*

The TLC3555-Q1 is capable of sourcing and sinking more current than previous CMOS-based 555 timers, such as the [TLC555-Q1.](https://www.ti.com/product/TLC555-Q1) To help protect the device from overstress due to self-heating, the TLC3555-Q1 includes a thermal shutdown feature. If the junction temperature rises beyond the shutdown limit, a thermal event is asserted and the output enters a high-impedance state, similar to a power-on reset. The device exits the shutdown state after the junction temperature has sufficiently reduced.

In the event of a very fast, extremely high-current transient, the die temperature can rise too quickly for the thermal shutdown feature to activate in time. If a load at the output is capable of pulling more current than the absolute maximum current rating of the device output, use a resistor in series with the output to limit the maximum current of the device.

#### **6.4 Device Functional Modes**

Table 6-1 lists the device functional modes. While the TLC3555-Q1 features a weak internal pullup resistor to  $V_{DD}$ , the pullup can be overpowered by coupled noise due to a fast transient signal edge or noisy circuit environment. To improve reliability, use an external pullup resistor to  $V_{DD}$  (if using the RESET functionality), or short the RESET pin directly to  $V_{DD}$  (if the RESET functionality is not used).



#### **Table 6-1. Function Table**

(1) Voltage levels shown are nominal.



# <span id="page-13-0"></span>**7 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **7.1 Application Information**

The TLC3555-Q1 timer device uses resistor and capacitor charging delay to provide a programmable time delay or operating frequency. The TLC3555-Q1 can directly drop-in or upgrade most 555 timer applications. The reduced propagation delays and tighter tolerances of the TLC3555-Q1 can lead to slightly discrepant results when directly replacing legacy CMOS timers for high-frequency astable and monostable applications. Assess board-level parasitics before selecting final values for timing components. While the TLC3555-Q1 output sinking current rating is comparable to a bipolar timer, the sourcing limit must be respected and considered when the TLC3555-Q1 is used as a drop-in replacement for a bipolar 555 timer.

The following section presents a simplified discussion of the design process for some unique applications of the TLC3555-Q1.

## **7.2 Typical Applications**

#### *7.2.1 Missing-Pulse Detector*

The circuit shown in Figure 7-1 can be used to detect a missing pulse or abnormally long spacing between consecutive pulses in a train of pulses. The timing interval of the monostable circuit is triggered continuously by the input pulse train as long as the pulse spacing is less than the timing interval. A longer pulse spacing, missing pulse, or terminated pulse train permits the timing interval to be completed, thereby generating an output pulse, as in [Figure 7-2](#page-14-0).



**Figure 7-1. Circuit for Missing-Pulse Detector**

#### **7.2.1.1 Design Requirements**

Input fault (missing pulses) must be input high. An input stuck low condition cannot be detected because the timing capacitor  $(C_T)$  remains discharged.

#### **7.2.1.2 Detailed Design Procedure**

Select R<sub>A</sub> and C<sub>T</sub> so that R<sub>A</sub>  $\times$  C<sub>T</sub> > the maximum normal input high time.

<span id="page-14-0"></span>

#### **7.2.1.3 Application Curve**



**Figure 7-2. Application Waveform**

### *7.2.2 Pulse-Width Modulation*

To modify timer operation, apply an external voltage (or current) to CONT to modulate the internal threshold and trigger voltages. Figure 7-3 shows a circuit for pulse-width modulation. A continuous input pulse train triggers the monostable circuit, and a control signal modulates the threshold voltage. [Figure 7-4](#page-15-0) shows the resulting duty cycle versus control voltage transfer function. Attempting to run under 10% duty cycle can result in inconsistent output pulses. Attempting to run close to 100% duty cycle results in frequency division by 2, then 3, then 4.



**Figure 7-3. Circuit for Pulse-Width Modulation**

#### **7.2.2.1 Design Requirements**

The clock input must have  $V_{OL}$  and  $V_{OH}$  levels that are less than and greater than 1/3  $V_{DD}$ , respectively. Clock input  $V_{OL}$  time must be less than minimum output high time; therefore, a high (positive) duty cycle clock is recommended. The minimum recommended modulation voltage is 1V, as a lower CONT voltage can increase threshold comparator propagation delay and storage time. The application must be tolerant of a nonlinear transfer function; the relationship between modulation input and pulse duration is not linear because the capacitor charge is RC-based with an negative exponential curve.

The modulating signal can be directly or capacitively coupled to CONT. For direct coupling, consider the effects of modulation source voltage and impedance on the bias of the timer.

Copyright © 2024 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SLFS083A&partnum=TLC3555-Q1)* 15



#### <span id="page-15-0"></span>**7.2.2.2 Detailed Design Procedure**

Select R<sub>A</sub> and C<sub>T</sub> so that R<sub>A</sub>  $\times$  C<sub>T</sub> is same as or less than the clock input period. Figure 7-4 shows the nonlinear relationship between control voltage and output duty cycle. The duty cycle is a function of the control voltage and clock period relative to the  $R_A \times C_T$  time constant.

#### **7.2.2.3 Application Curve**



### **7.3 Power Supply Recommendations**

The TLC3555-Q1 requires a voltage supply from 1.5V to 18V. Adequate power supply bypassing is required to protect associated circuitry. The minimum recommended decoupling capacitance value is 0.1μF, preferably in parallel with a 1μF electrolytic. Place the bypass capacitors as close as possible to the TLC3555-Q1 and minimize the trace length. During a start-up condition, keep the supply ramp below 1V/μs for proper functionality of the power-on reset feature.

### **7.4 Layout**

#### *7.4.1 Layout Guidelines*

Standard best practices for PCB layout apply to routing the TLC3555-Q1. A 0.1μF decoupling capacitor, preferably in parallel with a 1μF electrolytic bulk decoupling capacitor, must be placed as close as possible to the TLC3555-Q1 supply pins. The capacitor used for the time delay must be placed as close to the discharge pin as possible. A ground plane on the bottom layer can provide better noise immunity and signal integrity.

For circuits operating at or in excess of 100kHz, parasitic capacitance can significantly impact circuit performance and must be carefully controlled. Increase space between adjacent traces where possible, cut out power and ground planes above and below critical traces, and minimize the use of vias on critical traces. Shorter traces have less capacitance due to capacitance per unit length, so minimize component-to-component trace lengths for the timing resistor (or resistors) and timing capacitor. Simulate, calculate, or manually measure board capacitance before selecting a timing capacitor value because the effective timing capacitance  $C_T$  is the sum of the deliberate timing capacitance and parasitic capacitance. Be aware that the timing capacitor value as measured at the frequency of interest can differ from the nominal value; confirm with an LCR meter.



### *7.4.2 Layout Example*

Figure 7-5 and Figure 7-6 show the basic layout for monostable and astable applications. Use C0G (NP0) capacitors to improve stability and repeatability.

- $C_T COG$  (NP0) ceramic timing capacitance, based on time delay calculations
- C1 C0G (NP0) ceramic bypass capacitor for control voltage pin, 0.1µF
- C2 C0G (NP0) ceramic bypass capacitor for supply pin, 0.1μF
- C3 electrolytic bypass capacitor for supply pin, 1μF
- $R_A$  timing resistor, based on time delay calculations
- $R_B$  timing resistor (astable mode), based on time delay calculations



**Figure 7-5. Recommended Layout, Monostable Configuration**



**Figure 7-6. Recommended Layout, Astable Configuration**



# <span id="page-17-0"></span>**8 Device and Documentation Support**

### **8.1 Documentation Support**

#### *8.1.1 Related Documentation*

For related documentation see the following:

- Texas Instruments, *TLC3555EVM* [evaluation module](https://www.ti.com/tool/TLC3555EVM)
- Texas Instruments, *[TLC555-Q1 Used as a Positive and Negative Charge Pump](https://www.ti.com/lit/pdf/SLFA002)* application note
- Texas Instruments, *[EMC Compatible Automotive LED Rear Lamp With Sequential-Turn Animation Reference](https://www.ti.com/tool/TIDA-01007) [Design](https://www.ti.com/tool/TIDA-01007)*
- Texas Instruments, *[Precision PWM Dimming LED Driver Reference Design for Automotive Lighting](https://www.ti.com/tool/TIDA-01183)*

#### **8.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **8.3 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

#### **8.4 Trademarks**

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **8.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **8.6 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

## **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



## **10 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 27-Oct-2024



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**STRUMENTS** 





**B0 (mm)**

**K0 (mm)**

**P1 (mm)**

**W (mm)**

**Pin1 Quadrant**

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



TLC3555QDRQ1 SOIC D 8 3000 330.0 12.5 6.4 5.2 2.1 8.0 12.0 Q1





# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **DDF0008A SOT-23-THIN - 1.1 mm max height**

PLASTIC SMALL OUTLINE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



# **EXAMPLE BOARD LAYOUT**

# **DDF0008A SOT-23-THIN - 1.1 mm max height**

PLASTIC SMALL OUTLINE



4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DDF0008A SOT-23-THIN - 1.1 mm max height**

PLASTIC SMALL OUTLINE



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



<sup>7.</sup> Board assembly site may have different recommendations for stencil design.



# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated