

# TLV1871/2 40V High-Speed Comparator with Separate Input and Output Supplies

#### 1 Features

- Wide supply range: 2.7V to 40V (±1.35V to ±20V)
- · 65ns propagation delay
- · Single or split supplies operation
- · "Floating" push-pull output with separate supplies
- Rail-to-rail input
- Power-on-reset (POR)
- Low supply current: 75µA per channel
- Temperature range: -40°C to +125°C

## 2 Applications

- · Class D Amplifiers
- Level Translation
- Motor Drives
- · Bipolar Zero Cross Detectors



**Simplified Internal Diagram** 

## 3 Description

The TLV187x is a 40V high-speed comparator family that offers rail-to-rail inputs and a push-pull output-stage with separate input and output supply pins. These features coupled with 65ns propagation delay make this family well-suited for bipolar zero-cross detection, Class D audio amplifier systems, and other applications where level translation and propagation delay symmetry is needed.

This device includes a Power-On Reset (POR) feature that holds the output in a known state until the minimum supply voltage has been reached before the output responds to the inputs, thus preventing false outputs during system power-up and power-down.

The TLV187x has a push-pull output stage, making them an excellent choice for applications where symmetry between rising and falling output responses is desired. This device offers the ability to level translate for downstream devices at lower voltages due to the separate input and output supplies.

#### **Device Information**

| PART NUMBER | PACKAGE (1) | BODY SIZE (NOM) |
|-------------|-------------|-----------------|
| TLV1871     | SOT-23 (8)  | 1.60mm × 2.90mm |
| TLV1872     | VSSOP (10)  | 3.00mm × 3.00mm |

- For all available packages, see the orderable addendum at the end of the data sheet.
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.



**Class D Amplifier Example** 



# **Table of Contents**

| 1 Features1                             | 6.3 Feature Description1                             | 5  |
|-----------------------------------------|------------------------------------------------------|----|
| 2 Applications1                         | 6.4 Device Functional Modes1                         | 6  |
| 3 Description1                          | 7 Application and Implementation1                    | 9  |
| 4 Pin Configuration and Functions3      | 7.1 Application Information 1                        |    |
| 4.1 Pin Configurations: TLV1871 Single3 | 7.2 Typical Applications2                            |    |
| Pin Configurations: TLV1872 Dual4       | 7.3 Power Supply Recommendations2                    |    |
| 5 Specifications5                       | 7.4 Layout2                                          |    |
| 5.1 Absolute Maximum Ratings5           | 8 Device and Documentation Support2                  |    |
| 5.2 ESD Ratings5                        | 8.1 Documentation Support2                           | 23 |
| 5.3 Thermal Information6                | 8.2 Receiving Notification of Documentation Updates2 | 23 |
| 5.4 Recommended Operating Conditions6   | 8.3 Support Resources2                               | 23 |
| 5.5 Electrical Characteristics7         | 8.4 Trademarks2                                      | 23 |
| 5.6 Switching Characteristics8          | 8.5 Electrostatic Discharge Caution2                 | 23 |
| 5.7 Typical Characteristics9            | 8.6 Glossary2                                        |    |
| 6 Detailed Description15                | 9 Revision History2                                  | 4  |
| 6.1 Overview                            | 10 Mechanical, Packaging, and Orderable              |    |
| 6.2 Functional Block Diagram15          | Information2                                         | 24 |
| <del>-</del>                            |                                                      |    |



# **4 Pin Configuration and Functions**

# 4.1 Pin Configurations: TLV1871 Single



**Table 4-1. Pin Functions** 

|      | PIN |     | DECORPTION                     |
|------|-----|-----|--------------------------------|
| NAME | NO. | I/O | DESCRIPTION                    |
| VEEO | 1   | _   | Output negative supply voltage |
| IN+  | 2   | I   | Non-Inverting input            |
| IN-  | 3   | I   | Inverting input                |
| VEEI | 4   | _   | Input negative supply voltage  |
| NC   | 5   | _   | No connect                     |
| vcco | 6   | 0   | Output positive supply voltage |
| OUT  | 7   | _   | Output                         |
| VCCI | 8   | _   | Input positive supply voltage  |



# Pin Configurations: TLV1872 Dual



**Table 4-2. Pin Functions** 

| PIN  |     | 1/0 | DESCRIPTION                             |
|------|-----|-----|-----------------------------------------|
| NAME | NO. | I/O | DESCRIPTION                             |
| VEEO | 1   | _   | Output negative supply voltage          |
| OUT1 | 2   | 0   | Output pin of the comparator 1          |
| IN1- | 3   | I   | Inverting input pin of comparator 1     |
| IN1+ | 4   | I   | Non-Inverting input pin of comparator 1 |
| VEEI | 5   | _   | Input negative supply voltage           |
| IN2+ | 6   | I   | Non-Inverting input pin of comparator 2 |
| IN2- | 7   | I   | Inverting input pin of comparator 2     |
| OUT2 | 8   | 0   | Output pin of the comparator 2          |
| VCCI | 9   | _   | Input positive supply voltage           |
| VCCO | 10  | _   | Output positive supply voltage          |



## 5 Specifications

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

| ,                                                            | MIN                    | MAX                       | UNIT |
|--------------------------------------------------------------|------------------------|---------------------------|------|
| Input Supply Voltage: (V <sub>CCI</sub> – V <sub>EEI</sub> ) | -0.3                   | 42                        | V    |
| Output Negative Supply Voltage: V <sub>EEO</sub>             | V <sub>EEI</sub>       | V <sub>EEI</sub> + 20     | V    |
| Output Positive Supply Voltage: V <sub>CCO</sub>             | V <sub>EEO</sub> - 0.3 | V <sub>CCI</sub> + 0.3    | V    |
| Input pins (IN+, IN-) (2)                                    | V <sub>EEI</sub> - 0.3 | V <sub>CCI</sub> + 0.3    | V    |
| Current into input pins (IN+, IN-) (2)                       | -10                    | 10                        | mA   |
| Output (OUT) from V <sub>EEO</sub> (3)                       | -0.3                   | (V <sub>CCO</sub> ) + 0.3 | V    |
| Output short circuit current <sup>(4) (5)</sup>              | -10                    | 10                        | mA   |
| Junction temperature, T <sub>J</sub>                         |                        | 150                       | °C   |
| Storage temperature, T <sub>stg</sub>                        | -65                    | 150                       | °C   |

- (1) Operation outside the Absolute Maximum Ratings can cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) Input terminals are diode-clamped to (V<sub>EEI</sub>) and (V<sub>CCI</sub>). Input signals that can swing more than 0.3V beyond the supply rails must be current-limited to 10mA or less.
- (3) Output (OUT) is diode-clamped to (V<sub>EEO</sub>) and (V<sub>CCO</sub>). Please see the Outputs and ESD Protection section of the Application Information Section for more information.
- (4) Output sinking and sourcing current is internally limited to <35mA when operating within the Absolute Maximum output voltage limits. The Absolute Maximum Output Current limit specified here is the maximum current through the clamp structure when exceeding the supply voltage below (V<sub>EEO</sub>) or above (V<sub>CCO</sub>).
- (5) Continuous output short circuits at elevated supply voltages can result in excessive heating and exceeding the maximum allowed junction temperature, leading to eventual device destruction.

## 5.2 ESD Ratings

|      |      |               |                                                                                | VALUE | UNIT |
|------|------|---------------|--------------------------------------------------------------------------------|-------|------|
| V    |      | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| LV(I | ESD) | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.



## **5.3 Thermal Information**

|                       |                                              | TLV1871 | TLV1872 |      |
|-----------------------|----------------------------------------------|---------|---------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                |         |         | UNIT |
|                       |                                              | 8 PINS  | 10 PINS |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 165.8   | 151.4   | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 86.0    | 55.0    | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 83.5    | 84.9    | °C/W |
| Ψлт                   | Junction-to-top characterization parameter   | 6.6     | 3.2     | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 83.2    | 83.7    | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _       | _       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics report.

## **5.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                                           | MIN                    | MAX                    | UNIT |
|-----------------------------------------------------------|------------------------|------------------------|------|
| Input Supply Voltage: V <sub>CCI</sub> – V <sub>EEI</sub> | 2.7                    | 40                     | V    |
| Output Negative Supply Voltage: V <sub>EEO</sub>          | V <sub>EEI</sub>       | V <sub>EEI</sub> + 18  | V    |
| Output Positive Supply Voltage: V <sub>CCO</sub>          | V <sub>EEO</sub> + 2.7 | V <sub>CCI</sub>       | V    |
| Input voltage range from V <sub>EEI</sub>                 | - 0.2                  | V <sub>CCI</sub> + 0.2 | V    |
| Ambient temperature, T <sub>A</sub>                       | -40                    | 125                    | °C   |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



#### **5.5 Electrical Characteristics**

For VCCI = 12V, VEEI = 0V, VCCO = 3.3V, VEEO = 0V, V<sub>CM</sub> = 0V at T<sub>A</sub> = 25°C (Unless otherwise noted)

|                       | ARAMETER                               | TEST CONDITIONS                                                                       | MIN                                           | TYP  | MAX                    | UNIT  |
|-----------------------|----------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------|------|------------------------|-------|
| OFFSET V              | OLTAGE                                 |                                                                                       |                                               |      |                        |       |
| V <sub>OS</sub>       | Input offset voltage                   | T <sub>A</sub> = 25°C                                                                 | -2.5                                          | ±0.3 | 2.5                    | mV    |
| V <sub>OS</sub>       | Input offset voltage                   | T <sub>A</sub> = -40°C to +125°C                                                      | -3.0                                          |      | 3.0                    | mV    |
| dV <sub>IO</sub> /dT  | Input offset voltage drift             | T <sub>A</sub> = -40°C to +125°C                                                      |                                               | ±1.2 |                        | μV/°C |
| POWER SU              | JPPLY                                  |                                                                                       |                                               |      | '                      |       |
|                       |                                        | No Load, Output High T <sub>A</sub> = 25°C                                            |                                               | 75   | 100                    | μA    |
|                       | Quiescent current                      | No Load, Output High T <sub>A</sub> = -40°C to +125°C                                 |                                               |      | 105                    | μA    |
| IQ                    | per comparator (2)                     | No Load, Output Low T <sub>A</sub> = 25°C                                             |                                               | 100  | 135                    | μA    |
|                       |                                        | No Load, Output Low T <sub>A</sub> = -40°C to +125°C                                  |                                               |      | 140                    | μA    |
| V <sub>POR</sub>      |                                        |                                                                                       |                                               | 1.9  |                        | V     |
| INPUT BIA             | SCURRENT                               |                                                                                       |                                               |      |                        |       |
| I <sub>B</sub>        | Input bias current (1)                 |                                                                                       |                                               | 500  |                        | pA    |
| I <sub>B</sub>        | Input bias current (1) (3)             | T <sub>A</sub> = -40°C to +125°C                                                      | -5                                            |      | 5                      | nA    |
| I <sub>os</sub>       | Input offset current                   |                                                                                       |                                               | 10   |                        | pА    |
| INPUT CAF             | PACITANCE                              |                                                                                       |                                               |      |                        |       |
| C <sub>ID</sub>       | Input Capacitance,<br>Differential     |                                                                                       |                                               | 5    |                        | pF    |
| C <sub>IC</sub>       | Input Capacitance,<br>Common Mode      |                                                                                       |                                               | 5    |                        | pF    |
| INPUT CO              | MMON MODE RANG                         | E                                                                                     |                                               |      |                        |       |
| V <sub>CM-Range</sub> | Common-mode voltage range              | V <sub>CCI</sub> - V <sub>EEI</sub> = 2.7V to 36V<br>T <sub>A</sub> = -40°C to +125°C | V <sub>EEI</sub> - 0.2 V <sub>CCI</sub> + 0.2 |      | V <sub>CCI</sub> + 0.2 | V     |
| OUTPUT                |                                        |                                                                                       |                                               |      |                        |       |
| V <sub>OL</sub>       | Voltage swing from (V <sub>EEO</sub> ) | I <sub>SINK</sub> = 4mA<br>T <sub>A</sub> = -40°C to +125°C                           |                                               |      | 300                    | mV    |
| V <sub>OH</sub>       | Voltage swing from (V <sub>CCO</sub> ) | I <sub>SOURCE</sub> = 4mA<br>T <sub>A</sub> = -40°C to +125°C                         |                                               |      | 300                    | mV    |
| I <sub>OL</sub>       | Short-circuit current                  | Sinking<br>T <sub>A</sub> = -40°C to +125°C                                           |                                               | 30   |                        | mA    |
| I <sub>OH</sub>       | Short-circuit current                  | Sourcing<br>T <sub>A</sub> = -40°C to +125°C                                          |                                               | 30   |                        | mA    |

<sup>(1)</sup> 

Please see figure for  $I_{BIAS}$  vs  $V_{ID}$  performance curve Current shown is the sum of the current through VCCI and VCCO. Please see Supply Current graphs in Typical Characteristics section.

This parameter is assured by design and/or characterization and is not tested in production.



## **5.6 Switching Characteristics**

For  $V_{CCI}$  = 12V,  $V_{EEI}$  = 0V,  $V_{CCO}$  = 3.3V,  $V_{EEO}$  = 0V,  $V_{CM}$  = VS/2,  $C_L$  = 15pF at  $T_A$  = 25°C (Unless otherwise noted)

| PARAMETER           |                                         | PARAMETER TEST CONDITIONS                        |     | MAX UNIT |
|---------------------|-----------------------------------------|--------------------------------------------------|-----|----------|
| Output              |                                         |                                                  |     |          |
| T <sub>PD-HL</sub>  | Propagation delay time, high-to-low     | V <sub>OD</sub> = 10mV, V <sub>UD</sub> = 100mV  | 110 | ns       |
| T <sub>PD-HL</sub>  | Propagation delay time, high-to-low,    | V <sub>OD</sub> = 100mV, V <sub>UD</sub> = 100mV | 65  | ns       |
| T <sub>PD-LH</sub>  | Propagation delay time, low-to-<br>high | V <sub>OD</sub> = 10mV, V <sub>UD</sub> = 100mV  | 110 | ns       |
| T <sub>PD-LH</sub>  | Propagation delay time, low-to-high     | V <sub>OD</sub> = 100mV, V <sub>UD</sub> = 100mV | 65  | ns       |
| T <sub>RISE</sub>   | Output Rise Time, 20% to 80%            | V <sub>OD</sub> = 100mV, V <sub>UD</sub> = 100mV | 5   | ns       |
| T <sub>FALL</sub>   | Output Fall Time, 80% to 20%            | V <sub>OD</sub> = 100mV, V <sub>UD</sub> = 100mV | 5   | ns       |
| F <sub>TOGGLE</sub> | Toggle Frequency                        | V <sub>ID</sub> = 200mV                          | 7.5 | MHz      |
| POWER C             | N TIME                                  |                                                  |     |          |
| P <sub>ON</sub>     | Power on-time                           |                                                  | 80  | μs       |



### **5.7 Typical Characteristics**

At  $T_A = 25^{\circ}$ C,  $V_{CCI} - V_{EEI} = 12$ V,  $V_{CCO} - V_{EEO} = 3.3$ V,  $V_{CM} = VS/2$ V,  $C_L = 15$ pF, Input Overdrive = Input Underdrive = 100mV unless otherwise noted.





At  $T_A = 25^{\circ}C$ ,  $V_{CCI} - V_{EEI} = 12V$ ,  $V_{CCO} - V_{EEO} = 3.3V$ ,  $V_{CM} = VS/2V$ ,  $C_L = 15pF$ , Input Overdrive = Input Underdrive = 100mV unless otherwise noted.



 $At T_A = 25^{\circ}C, V_{CCI} - V_{EEI} = 12V, V_{CCO} - V_{EEO} = 3.3V, V_{CM} = VS/2V, C_L = 15pF, Input Overdrive = Input Underdrive = 100mV$ unless otherwise noted.



Figure 5-17. Propagation Delay vs. Common-Mode, 3.3V

Input Common-Mode Voltage (V) Figure 5-18. Propagation Delay vs. Common-Mode, 12V



At  $T_A = 25^{\circ}C$ ,  $V_{CCI} - V_{EEI} = 12V$ ,  $V_{CCO} - V_{EEO} = 3.3V$ ,  $V_{CM} = VS/2V$ ,  $C_L = 15pF$ , Input Overdrive = Input Underdrive = 100mV unless otherwise noted.



Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

At  $T_A = 25^{\circ}C$ ,  $V_{CCI} - V_{EEI} = 12V$ ,  $V_{CCO} - V_{EEO} = 3.3V$ ,  $V_{CM} = VS/2V$ ,  $C_L = 15pF$ , Input Overdrive = Input Underdrive = 100mV unless otherwise noted.





At  $T_A = 25$ °C,  $V_{CCI} - V_{EEI} = 12$ V,  $V_{CCO} - V_{EEO} = 3.3$ V,  $V_{CM} = VS/2$ V,  $C_L = 15$ pF, Input Overdrive = Input Underdrive = 100mV unless otherwise noted.



Figure 5-31. Propagation Delay, (Low to High) vs. Input Underdrive, 40V



Figure 5-32. Propagation Delay, (High to Low) vs. Input Underdrive, 40V

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

## **6 Detailed Description**

#### 6.1 Overview

The TLV187x family are 40V high-speed comparators with push-pull output with separate input and output supplies allow for split supply capability on the inputs and level shifted outputs for downstream 5V or 3.3V logic devices. This makes the TLV187x well suited for bipolar zero-cross detection applications or Class-D audio amplifier systems. An internal power-on reset circuit makes sure that the output remains in a known state during power-up and power-down.

## 6.2 Functional Block Diagram



Figure 6-1. Block Diagram

## **6.3 Feature Description**

The TLV187x (push-pull output) devices are high speed comparators with a typical propagation delay of 65ns and are capable of operating at voltages up to 40V. The separate input and output supplies make these comparators well-suited for applications that need bipolar signals to be level shifted to low voltage logic devices. This also eliminates the need for a pull-up resistor and offers propagation delay and edge-rate symmetry. These comparators also feature a rail-to-rail input stage capable of operating up to 200mV beyond the power supply rails combined with a maximum 2.5mV input offset and Power-On Reset (POR) for known start-up conditions.



#### 6.4 Device Functional Modes

#### 6.4.1 Separate Power Supplies

The TLV187x has a unique "floating" output stage where the input and output have separate power supplies to allow defining the output levels without external level shifting. This allows directly sensing bipolar input signals using a split supply, and ground-referenced, low-voltage logic output designed for directly driving processors, ASICs or gate drivers.

The VCCI and VEEI pins supply the power to the input stage and comparator core. The VCCO and VEEO pins provide the power for the output stage and set the output swing.

The VCCO and VEEO pins are bounded by the VEEI and VCCI pins. Please see the Absolute Maximum Ratings and Recommended Operating Conditions tables for the specifications. Below is a summary of the limits.



Figure 6-2. Graphical View of Supply Limits

VCCI is the positive supply for the input stage and sets the positive input voltage range (Positive VCM). VCCI must be a minimum of 2.7V and up to a maximum of 40V above VEEI to establish the total operating voltage  $(V_S)$ .

VCCO is the positive supply for the output stage, and sets the output high voltage level (VOH). VCCO must be at least 2.7V above VEEO and up to a maximum of VCCI.

VEEO is the negative supply for the output stage, and sets the output low voltage level (VOL). The VEEO pin must be equal to, or greater than the VEEI pin with up to a maximum +18V difference between the VEEI and VEEO pins.

VEEI is the negative supply for the input stage, and sets the negative input voltage range (negative VCM). The VEEI pin is the most negative "substrate" supply of the device. **Therefore the VEEI pin must be at the most negative circuit potential.** There must never be any more than 40V across the entire device with any combination of supply pins.

For example, an application where the input stage is VCCI = +15V, VEEI = -15V, and the output stage is using a single supply with VCCO = +3.3V and VEEO = GND is acceptable.

However, an application where VCCI =  $\pm$ 5V, VEEI = GND, and the output stage using a split supply with VCCO =  $\pm$ 12V and VEEO =-12V is **NOT** possible as that violates VEEO >= VEEI (VEEI is not the lowest negative potential) and VCCI < VCCO. If VCCI is instead connected to the  $\pm$ 12V supply, and the VEEI is connected the  $\pm$ 12V supply, that is acceptable.

Conversely, a negative input voltage application where VCCI = GND, VEEI = -12V, and the output stage using a single supply with VCCO = +3V and VEEO = GND is **NOT** possible as that violates VCCO >= VCCI (VEEO

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

is greater than VCCI). In this case, instead tie VCCI to the +3V output supply and that is acceptable (VCCI = VCCO).

Single supply applications are also possible, with both VEEO and VEEI at GND, as long as VCCO is less than or equal to VCCI (VCCO <= VCCI). So VCCO = +3V and VCCI = +12V is acceptable, but VCCO = +12V and VCCI = +3V is **NOT** possible (instead, tie VCCI to the +12V to make acceptable).

Also possible is to have the output swing between two positive voltage values, such as +2V and +5V, (i.e., VEEO = +2V, VCCO = +5V) as long as the above conditions are followed (VCCI >= +5V and VEEO > VEEI) and there is a minimum of +2.7V between VEEO and VCCO.

#### 6.4.2 Power-On Reset (POR)

The TLV187x devices have an internal Power-on-Reset (POR) circuit for known start-up or power-down conditions. While the power supplies are ramping up, the POR circuitry is activated for up to  $80\mu s$  after the  $V_{POR}$  threshold of 1.7V is crossed.

### The TLV187x Output is High Impedance ("Hi-Z") During the POR Period (ton).

The input and output POR thresholds are "AND'ed" together. When *BOTH* the input supply (VCCI-VEEI) *AND* the output supply (VCCO - VEEO) are greater than the  $V_{POR}$  voltage, then after a delay period ( $t_{ON}$ ), the comparator output reflects the state of the differential input ( $V_{ID}$ ).



Figure 6-3. Power-On Reset Timing Diagram

There is no delay on power down. The output enters the POR state immediately when both the supplies fall below  $V_{POR}$ .

#### 6.4.3 Inputs

#### 6.4.3.1 Rail-to-Rail Inputs

The input voltage range extends from 200mV below VEEI to 200mV above VCCI, maximizing input dynamic range. The input stage has ESD clamps to the VCCI supply line and therefore the input voltages must not exceed the supply voltages by more than 200mV. Do not apply signals to the rail to rail inputs with no supply voltage. To avoid damaging the inputs when exceeding the recommended input voltage range, an external resistor must be used to limit the current to less than 1mA. Likewise, unlike high-speed amplifiers, the comparator inputs do not have clamping diodes between them. This allows for applications where the input differential voltage can match the supply voltage (V+). However, when the input differential voltage increases to 2V, bias current increases to the nA range occur. This is a result of internal circuitry intended to minimize propagation delay increases due to large input underdrive amplitudes.

#### 6.4.3.2 Unused Inputs

If a channel is not to be used, DO NOT tie the inputs together. Due to the high equivalent bandwidth and low offset voltage, tying the inputs directly together can cause high frequency oscillations as the device triggers on it's own internal wideband noise. Instead, the inputs can be tied to any available voltage that resides within the specified input voltage range and provides a minimum of 50mV differential voltage. For example, one input can be grounded and the other input connected to a reference voltage, or even VCCI.



#### 6.4.4 Push-Pull Output

The TLV187x features a push-pull output stage capable of both sinking and sourcing current. This allows driving loads such as LED's and MOSFET gates, as well as eliminating the need for a power-wasting external pull-up resistor. The push-pull output must never be connected to another output.

Directly shorting the output to the supply rails can result in thermal runaway and eventual device destruction. If output shorts are possible, a series current limiting resistor in series with the output is recommended to limit the power dissipation.

Unused push-pull outputs must be left floating, and never tied to a supply, ground, or another output.

#### 6.4.5 ESD Protection

The rail-to-rail input has ESD clamps to both VCCI and VEEI, as shown in the Functional Block Diagram, and therefore the input voltage must not exceed the VCCI and VEEO supply voltages by more than 200mV. Do not apply signals directly to the inputs with no supply voltage without series input current limiting.

If the inputs are to be connected to a low impedance source, such as a power supply or buffered reference line, or a signal that can be present while the power is off, TI recommends adding a current-limiting resistor in series with the input to limit any transient currents in case the clamps conduct. The current must be limited to 10mA or less. This series resistance can be part of any resistive input dividers or networks.

The TLV187x push-pull output has ESD clamps to both VCCO and VEEO, as shown in the Functional Block Diagram. The output must not exceed the output supply rails by more than 200mV. Output excursions can be caused by output trace ringing, inductive load kick-back, or externally induced transients.

Due to the high (<10ns) output edge rates, unless matched impedance traces are used, a small series resistor (33 to  $100\Omega$ ) can be added in series with the output trace to dampen unmatched trace reflections. See the Layout Example in the Layout Guidelines section.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

## 7 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for custimer purposes. Customers should validate and test their design implementation to confirm system functionality.

### 7.1 Application Information

## 7.1.1 Basic Comparator Definitions

#### 7.1.1.1 Operation

The basic comparator compares the input voltage  $(V_{IN})$  on one input to a reference voltage  $(V_{REF})$  on the other input. In the Figure 7-1 example below, if  $V_{IN}$  is less than  $V_{REF}$ , the output voltage  $(V_O)$  is logic low  $(V_{OL})$ . If  $V_{IN}$  is greater than  $V_{REF}$ , the output voltage  $(V_O)$  is at logic high  $(V_{OH})$ . Table 7-1 summarizes the output conditions. The output logic can be inverted by simply swapping the input pins.

**Table 7-1. Output Conditions** 

| Inputs Condition | Output                                    |
|------------------|-------------------------------------------|
| IN+ > IN-        | HIGH (V <sub>OH</sub> )                   |
| IN+ = IN-        | Indeterminate (chatters - see Hysteresis) |
| IN+ < IN-        | LOW (V <sub>OL</sub> )                    |

#### 7.1.1.2 Propagation Delay

There is a delay between from when the input crosses the reference voltage and the output responds. This is called the Propagation Delay. Propagation delay can be different between high-to low and low-to-high input transitions. This is shown as  $t_{pLH}$  and  $t_{pHL}$  in Figure 7-1 and is measured from the mid-point of the input to the midpoint of the output.



Figure 7-1. Comparator Timing Diagram

#### 7.1.1.3 Overdrive Voltage

The overdrive voltage,  $V_{OD}$ , is the amount of input voltage beyond the reference voltage (and not the total input peak-to-peak voltage). The overdrive voltage is 100mV as shown in the Figure 7-1 example. The overdrive voltage can influence the propagation delay ( $t_p$ ). The smaller the overdrive voltage, the longer the propagation delay, particularly when <100mV. If the fastest speeds are desired, TI recommends applying the highest amount of overdrive possible.

The risetime  $(t_r)$  and falltime  $(t_f)$  is the time from the 20% and 80% points of the output waveform.

#### 7.1.2 Hysteresis

The basic comparator configuration can produce a noisy "chatter" output if the applied differential input voltage is near the comparator's offset voltage. This usually occurs when the input signal is moving very slowly across the switching threshold of the comparator. This problem can be prevented by adding external hysteresis to the comparator.

Since the TLV187x has a minimal amount of internal hysteresis of 2.7mV, external hysteresis can be applied in the form of a positive feedback loop that adjusts the trip point of the comparator depending on the current output state.

The hysteresis transfer curve is shown in Figure 7-2. This curve is a function of three components:  $V_{TH}$ ,  $V_{OS}$ , and  $V_{HYST}$ :

- V<sub>TH</sub> is the actual set voltage or threshold trip voltage.
- V<sub>OS</sub> is the internal offset voltage between V<sub>IN+</sub> and V<sub>IN-</sub>. This voltage is added to V<sub>TH</sub> to form the actual trip
  point at which the comparator must respond to change output states.
- V<sub>HYST</sub> is the hysteresis (or trip window) that is designed to reduce comparator sensitivity to noise.



Figure 7-2. Hysteresis Transfer Curve

For more information, please see Application Note SBOA219 "Comparator with and without hysteresis circuit".

## 7.2 Typical Applications

#### 7.2.1 Accurate Bipolar Zero-Cross Detector

Figure 7-3 below shows a bipolar input zero cross detector circuit. The signal source is the secondary of a current or voltage transformer which outputs a bipolar (±100 mVp to ±12 Vp) AC signal that swings around 0V (GND). Since the input voltages are not AC coupled, level shifted or further attenuated, DC accurate millivolt zero cross accuracy is possible (even with distorted waveforms). This is due to the direct DC coupled input allowing below-ground bipolar detection range afforded by the split ±12V supplies and rail-to-rail input of the TLV187x. DC coupling also avoids phase shifts caused by AC coupling and non-linearities caused by diode clamping. As the output does not require any further level-shifting or attenuation, the best possible output edge is available for the processor.



Figure 7-3. Bipolar Zero Cross Circuit using TLV187x

#### 7.2.1.1 Design Requirements

Table 7-2. Design Parameters

| PARAMETER            | VALUE                    |  |
|----------------------|--------------------------|--|
| Supply Voltage       | +3.3V, +12V and -12V     |  |
| Input Voltage Range  | Bipolar ±100mVp to ±12Vp |  |
| Threshold Level      | 0V (or GND)              |  |
| Frequency Range      | 50 - 1000Hz              |  |
| Logic Output Voltage | 0 to 3.3V                |  |

#### 7.2.1.2 Detailed Design Procedure

Table 7-2 shows the requirements for the design. The input voltage is bipolar, ranging from ±100mV to ±12V, so split supplies on the comparator input are required.

RL is the required load resistance for the current or voltage transformer. The actual value is recommended by the transformer manufacturer.

RS limits the current into the ESD clamps when the comparator supplies are off and the AC signal can still be present from the transformer. All currents must be limited to 10mA or less (the less the better).

The TVS provides input protection against large transients that can pass through the transformer.

To accommodate the bipolar input range, the input supplies are set to VCCI = +12V, and VEEO = -12V. This allows for a full -12V to +12V input range.

The output supply is set to VCCO = +3.3V, and VEEO = GND for a 0 to 3.3V compatible logic output designed for direct input to a processor.

#### 7.2.1.3 Application Performance Plots

Figure 7-4 shows the resulting output of the circuit. The output is high when the AC waveform is above ground, and low when the waveform is below ground.



Figure 7-4. Typical Performance Plot for Zero-Cross Circuit

## 7.3 Power Supply Recommendations

Due to the fast output edges, proper bypass capacitors on the supply pin are critical to prevent supply ringing and false triggers and oscillations. Bypass the supply directly at *each* device with a low ESR 0.1µF ceramic SMT bypass capacitor as directly as possible between the supply pins and ground. Narrow peak currents are drawn during the output transition time due to the push-pull output device. These narrow pulses can cause poorly bypassed supply lines and poor grounds to ring, possibly causing common mode variations that can disturb the input voltage range and create an inaccurate comparison or even oscillations or false-triggers

For more information, please see the Separate Power Supplies section for more information.

#### 7.4 Layout

#### 7.4.1 Layout Guidelines

Accurate comparator applications must maintain a stable power supply with minimized noise and glitches. Output rise and fall times are in the tens of nanoseconds, and must be treated as high speed logic devices.

The bypass capacitors must be as close to the supply pin as possible and connected to a solid ground plane, and preferably directly between the VCCx or VEEx and GND pins. Pads need have two or more vias to minimize inductance to the power plane. Shared ground islands need multiple vias to the main ground plane.

Minimize coupling between outputs and inputs to prevent output oscillations. Do not run output and input traces in parallel unless there is a GND trace between output to reduce coupling. When series resistance is added to inputs (RIN), place resistor close to the device.

A low value (<100 ohms) resistor (ROUT) can be added in series with the output to dampen any ringing or reflections on long, non-impedance controlled traces. For best edge shapes, controlled impedance traces with back-terminations must be used when routing long distances.

#### 7.4.2 Layout Example



Figure 7-5. Layout Example



## 8 Device and Documentation Support

### 8.1 Documentation Support

#### 8.1.1 Related Documentation

TLV1872 Evaluation Module - https://www.ti.com/tool/TLV1872EVM

Analog Engineers Circuit Cookbook: Amplifiers (See Comparators section) - SLYY137

Precision Design, Comparator with Hysteresis Reference Design— TIDU020

Window comparator circuit - SBOA221

Reference Design, Window Comparator Reference Design— TIPD178

Comparator with and without hysteresis circuit - SBOA219

Inverting comparator with hysteresis circuit - SNOA997

Non-Inverting Comparator With Hysteresis Circuit - SBOA313

A Quad of Independently Func Comparators - SNOA654

### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



## **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | changes from Revision * (March 2024) to Revision A (December 2024) | Page |
|---|--------------------------------------------------------------------|------|
| • | Remove preview tag and add thermal data for single                 | 1    |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

www.ti.com 13-Dec-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TLV1871DDFR      | ACTIVE | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 3LDH                    | Samples |
| TLV1872DGSR      | ACTIVE | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | TL72                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Dec-2024

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Dec-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | TLV1871DDFR | SOT-23-<br>THIN | DDF                | 8  | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ĺ | TLV1872DGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |

www.ti.com 14-Dec-2024



## \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TLV1871DDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |  |
| TLV1872DGSR | VSSOP        | DGS             | 10   | 2500 | 366.0       | 364.0      | 50.0        |  |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





PLASTIC SMALL OUTLINE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated