

TMP9A00-EP

SBOSA26A - DECEMBER 2020 - REVISED FEBRUARY 2021

# TMP9A00-EP ±2.5 °C Low-Power, Analog Out Temperature Sensor

#### 1 Features

- ±2.5 °C Accuracy from -55 °C to +130 °C
- ±3.5 °C Accuracy from -55 °C to +150 °C
- Supply voltage range: 1.8 V to 5.5 V
- Low power: 4 µA (maximum)
- Microsize package: SC70
- Supports defense, aerospace, and medical applications
  - Controlled baseline
  - One assembly/test site
  - One fabrication site
  - Extended product life cycle
  - Extended product-change notification
  - Product traceability

# 2 Applications

- Defense radio
- Radar
- **Avionics**
- Sensors and imaging



**Device Block Diagram** 

### 3 Description

The TMP9A00-EP device is a CMOS, precision analog output temperature sensor available in a tiny 5-pin SC70 package. The TMP9A00-EP operates from -55 °C to 150 °C on a supply voltage of 1.8 V to 5.5 V with a supply current of 4 μA. Operation as low as 1.8 V is possible for temperatures between 15 °C and 150 °C. The linear transfer function has a slope of -11.77 mV/°C (typical) and an output voltage of 1.8639 V (typical) at 0 °C. The TMP9A00-EP has a ±2.5 °C accuracy a from -55 °C to 130 °C and ±3.5 °C from 130 °C to 150 °C.

The 4-µA (maximum) supply current of the TMP9A00-EP limits self-heating of the device to less than 0.01 °C. When V+ is less than 0.5 V, the device is in shutdown mode and consumes less than 20 nA (typical).

The TMP9A00-EP is available in a 5-pin SC70 package that reduces the overall required board space.

#### **Device Information**

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |
|-------------|----------|-------------------|--|--|
| TMP9A00-EP  | SC70 (5) | 2.00 mm × 1.25 mm |  |  |



**Device Quiescent Current Over Temperature** 



# **Table of Contents**

| 1 Features                           | 1 7.4 Device Functional Modes10      |
|--------------------------------------|--------------------------------------|
| 2 Applications                       | 1 8 Application and Implementation 1 |
| 3 Description                        |                                      |
| 4 Revision History                   |                                      |
| 5 Pin Configuration and Functions    |                                      |
| 6 Specifications                     | 4 10 Layout14                        |
| 6.1 Absolute Maximum Ratings         |                                      |
| 6.2 ESD Ratings                      | ·                                    |
| 6.3 Recommended Operating Conditions |                                      |
| 6.4 Thermal Information              |                                      |
| 6.5 Electrical Characteristics       | 5 11.2 Support Resources15           |
| 6.6 Typical Characteristics          | · ·                                  |
| 7 Detailed Description               |                                      |
| 7.1 Overview                         |                                      |
| 7.2 Functional Block Diagram         |                                      |
| 7.3 Feature Description              |                                      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (December 2020) to Revision A (February 2021) | Page |
|---|----------------------------------------------------------------------|------|
| • | Updated Wirebond Life Derating Curve                                 | 12   |



# **5 Pin Configuration and Functions**



NC- no internal connection

Figure 5-1. DCK Package 5-Pin SC70 Top View

**Table 5-1. Pin Functions** 

| NAME DCK (SC70)  |     | I/O | DESCRIPTION                                                                                                                                  |
|------------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------|
|                  |     | 1/0 | DESCRIPTION                                                                                                                                  |
| GND              | 2 — |     | This pin must be grounded or left floating. For best thermal response, connect to GND plane. See <i>Layout Example</i> for more information. |
|                  | 5   | _   | Ground pin                                                                                                                                   |
| NC               | 1   | _   | This pin must be grounded or left floating. See <i>Layout Example</i> for more information.                                                  |
| V <sub>OUT</sub> | 3   | 0   | Analog output                                                                                                                                |
| V+               | 4   | I   | Positive supply voltage                                                                                                                      |



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

Over free-air temperature range unless otherwise noted<sup>(1)</sup>

|                                     |                         | MIN  | MAX | UNIT |
|-------------------------------------|-------------------------|------|-----|------|
| Supply voltage                      | $V_{DD}$                | -0.3 | 7   | V    |
| Operating junction temperature      | erature, T <sub>J</sub> | -65  | 150 | °C   |
| Storage temperature, T <sub>s</sub> | ig                      | -65  | 150 | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

|                |                               | MIN | NOM | MAX | UNIT |
|----------------|-------------------------------|-----|-----|-----|------|
| $V_{DD}$       | Supply voltage                | 1.8 | 3.3 | 5.5 | V    |
| T <sub>A</sub> | Operating ambient temperature | -55 |     | 150 | °C   |

# **6.4 Thermal Information**

|                        |                                              | TMP9A00-EP |
|------------------------|----------------------------------------------|------------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DCK        |
|                        |                                              | 6-pins     |
| R <sub>θJA</sub>       | Junction-to-ambient thermal resistance       | 229.0      |
| R <sub>θJC(top)</sub>  | Junction-to-case (top) thermal resistance    | 148.9      |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A        |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 73.4       |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 42.5       |
| ΨЈВ                    | Junction-to-board characterization parameter | 73.0       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

#### 6.5 Electrical Characteristics

Over free-air temperature range and  $V_{DD}$  = 1.8 V to 5.5 V (unless otherwise noted); Typical specifications are at  $T_A$  = 25 °C and  $V_{DD}$  = 3.3 V (unless otherwise noted)

|                    | PARAMETER                              | TEST CONDITIONS                                                       | MIN TYP  | MAX  | UNIT  |
|--------------------|----------------------------------------|-----------------------------------------------------------------------|----------|------|-------|
| TEMPE              | RATURE SENSOR                          |                                                                       | <u> </u> |      |       |
|                    |                                        | -55 °C to 130 °C                                                      | -2.5     | 2.5  | °C    |
| T <sub>ERR</sub>   | Temperature accuracy <sup>(1)</sup>    | 130 °C to 150 °C                                                      | -3.5     | 3.5  | °C    |
| PSR                | DC newer cumply rejection              | V <sub>DD</sub> = 1.8 V to 5.5 V<br>T <sub>A</sub> = 15 °C to 150 °C  | -0.05    | 0.05 | °C/V  |
| PSK                | DC power supply rejection              | V <sub>DD</sub> = 2.7 V to 5.5 V<br>T <sub>A</sub> = -55 °C to 150 °C | -0.15    | 0.15 | °C/V  |
| T <sub>SENS</sub>  | Temperature sensitivity <sup>(2)</sup> | T <sub>A</sub> = -55 °C to 150 °C                                     | -11.77   |      | mV/°C |
| V                  | Output voltage <sup>(3)</sup>          | T <sub>A</sub> = 0 °C                                                 | 1863.9   |      | mV    |
| V <sub>OUT</sub>   | Output voltage(*)                      | T <sub>A</sub> = 25 °C                                                | 1574     |      | mV    |
| NL                 | Nonlinearity <sup>(4)</sup>            | TA = -55 °C to 150 °C                                                 | ±0.4     |      | %     |
| ANALO              | G OUTPUT                               |                                                                       |          |      |       |
| V <sub>OUT_R</sub> | Output resistance                      | I <sub>LOAD</sub> = -600 μA to 600 μA                                 | 10       |      | Ω     |
| L <sub>R</sub>     | Load regulation                        | I <sub>LOAD</sub> = -600 μA to 600<br>μA                              | 6        |      | mV    |
| C <sub>L</sub>     | Maximum capacitive load                |                                                                       | 1        |      | nF    |
| POWER              | SUPPLY                                 |                                                                       |          |      |       |
| .,                 | On a section of the sec                | T <sub>A</sub> = -55 °C to 150 °C                                     | 2.7      | 5.5  | V     |
| $V_{DD}$           | Operating voltage                      | T <sub>A</sub> = 15 °C to 150 °C <sup>(5)</sup>                       | 1.8      | 5.5  | V     |
|                    | Supply current                         | V <sub>DD</sub> = 5.5 V<br>T <sub>A</sub> = 25 °C                     | 2.6      | 4    | μA    |
| I <sub>DD</sub>    |                                        | V <sub>DD</sub> = 5.5 V<br>T <sub>A</sub> = -55 °C to 150 °C          |          | 7    | μA    |
| I <sub>DD_SD</sub> | Shutdown current                       | V <sub>DD</sub> < 0.5 V                                               | 20       |      | nA    |

- (1) Power-supply rejection is encompassed in the accuracy specification.
- (2) Temperature sensitivity is the average slope to the equation VO = (-11.77 × T) + 1.860 V
- (3) VOUT is calculated from temperature with the following equation:  $VO = (-3.88 \times 10 6 \times T \ 2) + (-1.15 \times 10 2 \times T) + 1.8639 \ V, \text{ where T is in °C}.$
- (4) Nonlinearity is the deviation of the calculated output voltage from the best fit straight line.
- (5) The TMP9A00-EP transfer function requires the output voltage to rise above the 1.8-V supply as the temperature decreases below 15°C. When operating at a 1.8-V supply, it is normal for the TMP9A00-EP output to approach 1.8 V and remain at that voltage as the temperature continues to decrease below 15°C. This condition does not damage the device. Once the temperature rises above 15°C, the output voltage resumes changing as the temperature changes, according to the transfer function specified in this document.



### **6.6 Typical Characteristics**









Figure 6-8. Minimum Supply Voltage vs Temperature



Figure 6-9. Wideband Output Noise Voltage



Figure 6-10. Thermal Settling (Fluid-Filled Temperature Bath)

# 7 Detailed Description

#### 7.1 Overview

The TMP9A00-EP device is a precision analog output temperature sensor. The temperature range of operation is –55 °C to 150 °C with supply voltages of 1.8 V to 5.5 V. The TMP9A00-EP operates from power-supply voltages as low as 1.8 V over a temperature range of 15 °C to 150 °C.

TI recommends power supply bypassing. Use a 100-nF capacitor placed as close to the supply pin as possible.

# 7.2 Functional Block Diagram



# 7.3 Feature Description

#### 7.3.1 Transfer Function

The analog output of the TMP9A00-EP over the -55 °C to 150 °C temperature range corresponds to the parabolic transfer function shown in Equation 1:

$$V_{OUT} = \left( -3.88 \times 10^{-6} \times T^2 \right) + \left( -1.15 \times 10^{-2} \times T \right) + 1.8639 \text{ V}$$
 (1)

Where:

The temperature (T) is in °C.

When solving for temperature, the equation is shown as Equation 2.

$$T = -1481.96 + \sqrt{2.1962 \times 10^6 + \frac{\left(1.8639 - V_0\right)}{3.88 \times 10^{-6}}}$$
 (2)

These equations apply over the entire operating range of -55 °C to 150 °C.

A simplified linear transfer function referenced at 0 °C is shown in Equation 3:

$$V_{OUT} = -11.69 \text{ mV} / {}^{\circ}\text{C} \times \text{T} + 1.8863 \text{ V}$$
 (3)

Linear transfer functions are calculated for limited temperature ranges by calculating the slope and offset for that limited range, where slope is calculated by Equation 4:

$$m = -7.76 \times 10^{-6} \times T - 0.0115 \tag{4}$$

Where:

T equals the temperature at the middle of the temperature range of interest.

The offset in the linear transfer function is calculated with Equation 5:

$$b = (V_{OUT}(T_{MAX}) + V_{OUT}(T) - m \times (T_{MAX} + T)) / 2$$
(5)

where

•  $V_{OUT}(T_{MAX})$  is the calculated output voltage at  $T_{MAX}$ .

# 7.3.1.1 Example 1

Determine the linear transfer function for -40 °C to 110 °C.

$$T_{MIN}$$
 = -40 °C;  $T_{MAX}$  = 110 °C; therefore, T = 35 °C

$$m = -11.77 \text{ mV/}^{\circ}\text{C}$$

$$V_{OUT}$$
 (110 °C) = 0.5520 V

$$V_{OUT}$$
 (35 °C) = 1.4566 V

$$b = 1.8576 V$$

The linear transfer function for –40 °C to 110 °C is shown in Equation 6:

$$V_{OUT} = -11.77 \text{ mV} / {}^{\circ}\text{C} \times \text{T} + 1.8576 \text{ V}$$
 (6)



Table 7-1 lists common temperature ranges of interest and the corresponding linear transfer functions for these ranges. Note that the error (maximum deviation) of the linear equation from the parabolic equation increases as the temperature ranges widen.

**Table 7-1. Common Temperature Ranges and Corresponding Linear Transfer Functions** 

| TEMPERAT              | URE RANGE             |                                              | MAXIMUM DEVIATION OF LINEAR           |  |  |
|-----------------------|-----------------------|----------------------------------------------|---------------------------------------|--|--|
| T <sub>MIN</sub> (°C) | T <sub>MAX</sub> (°C) | LINEAR EQUATION (V)                          | EQUATION FROM PARABOLIC EQUATION (°C) |  |  |
| -55                   | 130                   | V <sub>OUT</sub> = -11.79 mV/°C × T + 1.8528 | ±1.41                                 |  |  |
| -40                   | 110                   | V <sub>OUT</sub> = -11.77 mV/°C × T + 1.8577 | ±0.93                                 |  |  |
| -30                   | 100                   | V <sub>OUT</sub> = -11.77 mV/°C × T + 1.8605 | ±0.70                                 |  |  |
| -40                   | 85                    | V <sub>OUT</sub> = -11.67 mV/°C × T + 1.8583 | ±0.65                                 |  |  |
| -10                   | 65                    | V <sub>OUT</sub> = -11.71 mV/°C × T + 1.8641 | ±0.23                                 |  |  |
| 35                    | 45                    | V <sub>OUT</sub> = -11.81 mV/°C × T + 1.8701 | ±0.004                                |  |  |
| 20                    | 30                    | V <sub>OUT</sub> = -11.69 mV/°C × T + 1.8663 | ±0.004                                |  |  |

### 7.4 Device Functional Modes

The singular functional mode of the TMP9A00-EP is an analog output inversely proportional to temperature.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

### 8.1.1 Output Drive and Capacitive Loads

When used in noisy environments, adding a capacitor from the output to ground with a series resistor filters the TMP9A00-EP output as shown in Figure 8-1. The TMP9A00-EP can drive up to 1-nF load capacitance while sourcing and sinking 600  $\mu$ A. While sinking or sourcing 600  $\mu$ A, capacitive loads in the range of 1 nF to 10  $\mu$ F require a 150- $\Omega$  series output resistor to achieve a stable temperature measurement. The output impedance of the TMP9A00-EP is typically 10  $\Omega$  when sinking currents and less than 1  $\Omega$  when sourcing current as shown in Figure 6-1.





A. A series resistor (R) may be required depending on the amount of capacitance (C) and the amount of source and sink current drawn from the output of the TMP9A00-EP.

Figure 8-1. TMP9A00-EP Output Filtering

#### 8.1.2 Operating Life Deration

The information in this section is provided solely for your convenience and does not extend or modify the warranty provided under TI's standard terms and conditions for TI semiconductor products.



- 1. Silicon operating life design goal is 100000 power-on hours (POH) at 105 °C junction temperature (does not include package interconnect life).
- The predicted operating lifetime versus junction temperature is based on reliability modeling using wirebond lifetime as the dominant failure mechanism affecting device wear out for the specific device process and design characteristics.

#### Wirebond Life Derating Curve

# 8.2 Typical Application



Figure 8-2. Suggested Connections to a MCU ADC

#### 8.2.1 Design Requirements

ADCs that are found in microcontrollers have leakage current during the sampling phase to charge the sampling capacitor. A high sampling frequency can have higher average input leakage that sags the output voltage of the TMP9A00-EP, which results in a reading that is hotter than normal. To mitigate this, place a capacitor ( $C_F$ ) between the TMP9A00-EP and the ADC. The capacitor functions as a charge reservoir to smooth out the output voltage and remove the voltage sag.

The TMP9A00-EP output voltage has a negative slope and can not output a voltage higher than the VDD voltage. For this reason the effective operating temperature range of the device is restricted by supply. At 2.7 V, the device will output accurate temperature results from -55 °C to 150 °C. Using a supply voltage of 1.8 V will rail the output unless the temperature range is between 15 °C to 150 °C. Equation 7 can be used to find the minimum operating temperature of the device in this region. The minimum VDD must also satisfy the Recommended Operating Conditions 1.8 V regardless of ambient temperature.

$$VDD_{MIN} = \frac{\left(1863.9 - 11.77 \times T_A + 110\right)}{1000} \tag{7}$$

#### 8.2.2 Detailed Design Procedure

The size of  $C_F$  depends on the size of the internal sampling capacitor and the sampling frequency. The charge requirements may vary because not all ADCs have identical input stages. This general ADC application is shown as an example only.

Equation 8 shows an example of how to translate the VOUT of the TMP9A00-EP into temperature. This can be implemented in the microcontroller in control of the ADC to record temperature. Another possible way to use the TMP9A00-EP is as a temperature switch in software. The same equation can be used to translate different temperature points into discrete voltages. For example, if a desired overtemperature condition is 105 °C, the corresponding voltage output would be 628 mV.

$$T = \frac{\left(1.8639 - V_{OUT}\right)}{0.01177} \tag{8}$$

#### 8.2.3 Application Curves

Figure 8-3 shows the quiescent current versus temperature.



Figure 8-3. Quiescent Current vs Temperature

# 9 Power Supply Recommendations

The low supply current and supply range of 1.8 V to 5.5 V enable the TMP9A00-EP to be powered from a variety of supply topologies.

Power supply bypassing is optional and is typically dependent on the noise of the power supply. In noisy systems, adding bypass capacitors may be necessary to decrease the noise that couples to the output of the TMP9A00-EP.



# 10 Layout

# 10.1 Layout Guidelines

The substrate on the TMP9A00-EPAIDCK package is directly connected through a conductive epoxy to pin 2 on the lead frame. Consequently, pin 2 is the best lead for a conductive thermal connection to the TMP9A00-EP die. The optimal electrical connection for this pin is ground (GND).

#### **CAUTION**

Do not attempt to connect pin 2 (DCK package) to any electrical potential other than ground.

If it is not possible to connect pin 2 to ground, it is possible to electrically isolate this pin (that is, leave it floating). Take care when electrically isolating this pin because any noise or electromagnetic interference or radio frequency interference (EMI or RFI) spikes that couple in through this pin can cause erroneous temperature results.

### 10.2 Layout Example

Figure 10-1 shows a layout of the TMP9A00-EP with proper electrical and thermal connections to pin 2.



Figure 10-1. TMP9A00-EP Layout With Proper Electrical and Thermal Connections

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 11 Device and Documentation Support

# 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.

# 12 Introduction to Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 28-Jun-2023

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TMP9A00MDCKREP   | ACTIVE     | SC70         | DCK                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -55 to 150   | 117                     | Samples |
| TMP9A00MDCKTEP   | ACTIVE     | SC70         | DCK                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -55 to 150   | 117                     | Samples |
| V62/20606-01EX   | ACTIVE     | SC70         | DCK                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -55 to 150   | 117                     | Samples |
| V62/20606-01EX-T | ACTIVE     | SC70         | DCK                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -55 to 150   | 117                     | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 28-Jun-2023

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Feb-2021

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMP9A00MDCKREP | SC70            | DCK                | 5 | 3000 | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |
| TMP9A00MDCKTEP | SC70            | DCK                | 5 | 250  | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |

www.ti.com 2-Feb-2021



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMP9A00MDCKREP | SC70         | DCK             | 5    | 3000 | 213.0       | 191.0      | 35.0        |
| TMP9A00MDCKTEP | SC70         | DCK             | 5    | 250  | 213.0       | 191.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated