



Order

Now





#### **TMUX6104**

SCDS376A-FEBRUARY 2018-REVISED SEPTEMBER 2018

Support &

Community

2.0

# TMUX6104 36-V, Low-Capacitance, Low-Leakage-Current, Precision, 4:1 Analog Multiplexer

## 1 Features

- Low On-Capacitance: 5 pF
- Low Input Leakage: 5 pA
- Low Charge Injection: 0.35 pC
- Rail-to-Rail Operation
- Wide Supply Range: ±5 V to ±16.5 V (Dual Supplies) or 10 V to 16.5 V (Single Supply)
- Low On-Resistance: 125 Ω
- Transition Time: 88 ns
- Break-Before-Make Switching Action
- EN Pin Connectable to V<sub>DD</sub> With Integrated Pulldown
- Logic Levels: 2 V to V<sub>DD</sub>
- Low Supply Current: 17 μA
- ESD Protection HBM: 2000 V
- Industry-Standard TSSOP Package

## 2 Applications

- Factory Automation and Industrial Process
  Controls
- Programmable Logic Controllers (PLC)
- Analog Input Modules
- ATE Test Equipment
- Digital Multimeters
- Battery Monitoring Systems

## 3 Description

The TMUX6104 is a modern complementary metaloxide semiconductor (CMOS) analog multiplexer (MUX) that offers 4:1 single-ended multiplexing. The devices work well with dual supplies ( $\pm 5$  V to  $\pm 16.5$ V), a single supply (10 V to 16.5 V), or unsymmetric supplies (such as V<sub>DD</sub> = 12 V, V<sub>SS</sub> = -5 V). All digital inputs have transistor-transistor logic (TTL) compatible thresholds, ensuring both TTL and CMOS logic compatibility.

The TMUX6104 multiplexes one of four inputs (Sx) to a common output (D), depending on the status of the address pins (A0/ A1) and the enable pin (EN). Each switch conducts equally well in both directions in the ON position and supports input signal range up to the supplies. In the OFF condition, signal levels up to the supplies are blocked. All switches exhibit breakbefore-make (BBM) switching action.

The TMUX6104 device is part of Texas Instruments Precision Switches and Multiplexers family. The family of devices have very low leakage current and charge injection, allowing them to be used in high-precision measurement applications. Low supply current of 17  $\mu$ A enables the device's usage in portable applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| TMUX6104    | TSSOP (14) | 5.00 mm × 4.40 mm |  |  |

(1) For all available packages, see the package option addendum at the end of the data sheet.



#### **Simplified Schematic**

A

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

# **Table of Contents**

| 1 | Feat | tures 1                                             |
|---|------|-----------------------------------------------------|
| 2 | Арр  | lications 1                                         |
| 3 | Des  | cription 1                                          |
| 4 | Rev  | ision History 2                                     |
| 5 | Pin  | Configuration and Functions 3                       |
| 6 | Spe  | cifications4                                        |
|   | 6.1  | Absolute Maximum Ratings 4                          |
|   | 6.2  | ESD Ratings 4                                       |
|   | 6.3  | Thermal Information 4                               |
|   | 6.4  | Recommended Operating Conditions 4                  |
|   | 6.5  | Electrical Characteristics (Dual Supplies: ±15 V) 5 |
|   | 6.6  | Switching Characteristics (Dual Supplies: ±15 V) 6  |
|   | 6.7  | Electrical Characteristics (Single Supply: 12 V) 6  |
|   | 6.8  | Switching Characteristics (Single Supply: 12 V) 7   |
|   | 6.9  | Typical Characteristics 9                           |
| 7 | Para | ameter Measurement Information 11                   |
|   | 7.1  | Truth Table 11                                      |
| 8 | Deta | ailed Description 12                                |
|   | 8.1  | Overview 12                                         |

|    | 8.2  | Functional Block Diagram                        | 18 |
|----|------|-------------------------------------------------|----|
|    | 8.3  | Feature Description                             | 18 |
|    | 8.4  | Device Functional Modes                         | 20 |
| 9  | App  | lication and Implementation                     | 21 |
|    | 9.1  | Application Information                         | 21 |
|    | 9.2  | Typical Application                             | 21 |
| 10 |      | ver Supply Recommendations                      |    |
| 11 | Lay  | out                                             | 24 |
|    | -    | Layout Guidelines                               |    |
|    | 11.2 | Layout Example                                  | 24 |
| 12 |      | ice and Documentation Support                   |    |
|    | 12.1 | Documentation Support                           | 25 |
|    | 12.2 | Receiving Notification of Documentation Updates | 25 |
|    | 12.3 | Community Resources                             | 25 |
|    | 12.4 | Trademarks                                      | 25 |
|    | 12.5 | Electrostatic Discharge Caution                 | 25 |
|    | 12.6 | Glossary                                        | 25 |
| 13 | Мес  | hanical, Packaging, and Orderable               |    |
|    |      | mation                                          | 25 |
|    |      |                                                 |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Original (February 2018) to Revision A |                                                                          |   |
|-----------------------------------------------------|--------------------------------------------------------------------------|---|
| •                                                   | Changed the device status From: Advanced Information To: Production data | 1 |



# 5 Pin Configuration and Functions



#### **Pin Functions**

| I               | PIN     | ТҮРЕ       | DESCRIPTION                                                                                                                                                                                                                                                                        |  |
|-----------------|---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME            | NO.     | ITPE       | DESCRIPTION                                                                                                                                                                                                                                                                        |  |
| A0              | 1       | I          | Address line 0                                                                                                                                                                                                                                                                     |  |
| A1              | 14      | I          | ddress line 1                                                                                                                                                                                                                                                                      |  |
| D               | 6       | I/O        | Drain pin. Can be an input or output.                                                                                                                                                                                                                                              |  |
| EN              | 2       | I          | ctive high digital input. When this pin is low, all switches are turned off. When this pin is gh, the A0 and A1 logic inputs determine which switch is turned on.                                                                                                                  |  |
| GND             | 13      | Р          | Ground (0 V) reference                                                                                                                                                                                                                                                             |  |
| NC              | 7, 8, 9 | No Connect | No internal connection                                                                                                                                                                                                                                                             |  |
| S1              | 4       | I/O        | Source pin 1. Can be an input or output.                                                                                                                                                                                                                                           |  |
| S2              | 5       | I/O        | Source pin 2. Can be an input or output.                                                                                                                                                                                                                                           |  |
| S3              | 11      | I/O        | Source pin 3. Can be an input or output.                                                                                                                                                                                                                                           |  |
| S4              | 10      | I/O        | Source pin 4. Can be an input or output.                                                                                                                                                                                                                                           |  |
| V <sub>DD</sub> | 12      | Р          | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu F$ to 10 $\mu F$ between $V_{DD}$ and GND.                                                                               |  |
| V <sub>SS</sub> | 3       | Р          | Negative power supply. This pin is the most negative power-supply potential. In single-sup<br>applications, this pin can be connected to ground. For reliable operation, connect a<br>decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>SS</sub> and GND. |  |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                        |                                        | MIN                  | MAX                  | UNIT |
|------------------------|----------------------------------------|----------------------|----------------------|------|
| $V_{DD}$ to $V_{SS}$   |                                        |                      | 36                   | V    |
| V <sub>DD</sub> to GND | Supply voltage                         | -0.3                 | 18                   | V    |
| V <sub>SS</sub> to GND |                                        | -18                  | 0.3                  | V    |
| V <sub>DIG</sub>       | Digital input pin (EN, A0, A1) voltage | GND0.3               | V <sub>DD</sub> +0.3 | V    |
| I <sub>DIG</sub>       | Digital input pin (EN, A0, A1) current | -30                  | 30                   | mA   |
| V <sub>ANA_IN</sub>    | Analog input pin (Sx) voltage          | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V    |
| I <sub>ANA_IN</sub>    | Analog input pin (Sx) current          | -30                  | 30                   | mA   |
| V <sub>ANA_OUT</sub>   | Analog output pin (D) voltage          | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V    |
| I <sub>ANA_OUT</sub>   | Analog output pin (D) current          | -30                  | 30                   | mA   |
| T <sub>A</sub>         | Ambient temperature                    | -55                  | 125                  | °C   |
| TJ                     | Junction temperature                   |                      | 150                  | °C   |
| T <sub>stg</sub>       | Storage temperature                    | -65                  | 150                  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| M                  | Electrostatic discharge | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>           | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Thermal Information

|                       |                                              | TMUX6104   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | UNIT |
|                       |                                              | 14 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 122.4      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 52.0       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 65.4       | °C/W |
| $\Psi_{\text{JT}}$    | Junction-to-top characterization parameter   | 8.1        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 64.8       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                              |                                                                 | MIN | NOM MAX | UNIT |
|------------------------------|-----------------------------------------------------------------|-----|---------|------|
| $V_{DD}$ to $V_{SS}\ ^{(1)}$ | Power supply voltage differential                               | 10  | 33      | V    |
| V <sub>DD</sub> to GND       | Positive power supply voltage (singlle supply, $V_{SS} = 0 V$ ) | 10  | 16.5    | V    |
| V <sub>DD</sub> to GND       | Positive power supply voltage (dual supply)                     | 5   | 16.5    | V    |
| V <sub>SS</sub> to GND       | Negative power supply voltage (dual supply)                     | -5  | -16.5   | V    |

#### (1) $V_{DD}$ and $V_{SS}$ can be any value as long as 10 V $\leq$ ( $V_{DD} - V_{SS}$ ) $\leq$ 33 V.



#### **Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted)

|                               |                                         | MIN             | NOM MAX         | UNIT |
|-------------------------------|-----------------------------------------|-----------------|-----------------|------|
| V <sub>S</sub> <sup>(2)</sup> | Source pins voltage                     | V <sub>SS</sub> | V <sub>DD</sub> | V    |
| V <sub>D</sub>                | Drain pin voltage                       | V <sub>SS</sub> | V <sub>DD</sub> | V    |
| V <sub>DIG</sub>              | Digital input pin (EN, A0, A1) voltage  | 0               | V <sub>DD</sub> | V    |
| I <sub>CH</sub>               | Channel current ( $T_A = 25^{\circ}C$ ) | -25             | 25              | mA   |
| T <sub>A</sub>                | Ambient temperature                     | -40             | 125             | °C   |

(2)  $V_S$  is the voltage on all the S pins.

### 6.5 Electrical Characteristics (Dual Supplies: ±15 V)

at  $T_{\text{A}}$  = 25°C,  $V_{\text{DD}}$  = 15 V, and  $V_{\text{SS}}$  = -15 V (unless otherwise noted)

|                       | PARAMETER                                  | TEST CO                                                                | NDITIONS                                         | MIN             | TYP   | MAX      | UNIT |
|-----------------------|--------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------|-----------------|-------|----------|------|
| ANALOG                | SWITCH                                     |                                                                        |                                                  | •               |       |          |      |
| V <sub>A</sub>        | Analog signal range                        |                                                                        | $T_A = -40^{\circ}C$ to $+125^{\circ}C$          | V <sub>SS</sub> |       | $V_{DD}$ | V    |
|                       |                                            | V <sub>S</sub> = 0 V, I <sub>S</sub> = 1 mA                            |                                                  |                 | 125   | 170      | Ω    |
|                       |                                            |                                                                        |                                                  |                 | 145   | 200      | Ω    |
| R <sub>ON</sub>       | On-resistance                              | V <sub>S</sub> = ±10 V, I <sub>S</sub> = 1 mA                          | $T_A = -40^{\circ}C$ to $+85^{\circ}C$           |                 |       | 230      | Ω    |
|                       |                                            |                                                                        | $T_A = -40^{\circ}C$ to $+125^{\circ}C$          |                 |       | 250      | Ω    |
|                       |                                            |                                                                        |                                                  |                 | 1.5   | 6        | Ω    |
| $\Delta R_{ON}$       | On-resistance mismatch<br>between channels | V <sub>S</sub> = ±10 V, I <sub>S</sub> = 1 mA                          | $T_A = -40^{\circ}C$ to $+85^{\circ}C$           |                 |       | 9        | Ω    |
|                       | between channels                           |                                                                        | $T_A = -40^{\circ}C$ to $+125^{\circ}C$          |                 |       | 11       | Ω    |
|                       |                                            |                                                                        |                                                  |                 | 26    | 45       | Ω    |
| R <sub>ON FLAT</sub>  | On-resistance flatness                     | $V_{\rm S} = -10$ V, 0 V, +10 V, I <sub>S</sub>                        | $T_A = -40^{\circ}C$ to $+85^{\circ}C$           |                 |       | 53       | Ω    |
| _                     |                                            | = 1 mA                                                                 | $T_A = -40^{\circ}C$ to $+125^{\circ}C$          |                 |       | 58       | Ω    |
| R <sub>ON_DRIFT</sub> | On-resistance drift                        | V <sub>S</sub> = 0 V                                                   |                                                  |                 | 0.5   |          | Ω/°C |
| I <sub>S(OFF)</sub>   | Source off leakage current <sup>(1)</sup>  | Switch state is off, $V_S =$<br>+10 V/ -10 V, $V_D =$ -10<br>V/ + 10 V |                                                  | -0.02           | 0.005 | 0.02     | nA   |
|                       |                                            |                                                                        | $T_A = -40^{\circ}C$ to $+85^{\circ}C$           | -0.13           |       | 0.05     | nA   |
|                       |                                            |                                                                        | $T_A = -40^{\circ}C$ to $+125^{\circ}C$          | -1              |       | 0.5      | nA   |
|                       | Drain off leakage current <sup>(1)</sup>   | Switch state is off, $V_S =$<br>+10 V/ -10 V, $V_D =$ -10<br>V/ +10 V  |                                                  | -0.05           | 0.01  | 0.05     | nA   |
| I <sub>D(OFF)</sub>   |                                            |                                                                        | $T_A = -40^{\circ}C$ to $+85^{\circ}C$           | -0.14           |       | 0.1      | nA   |
| ()                    |                                            |                                                                        | $T_A = -40^{\circ}C$ to $+125^{\circ}C$          | -1              |       | 0.5      | nA   |
|                       |                                            | Switch state is on V-                                                  |                                                  | -0.07           | 0.01  | 0.07     | nA   |
| I <sub>D(ON)</sub>    | Drain on leakage current                   | Switch state is on, $V_S =$<br>+10 V/ -10 V, $V_D =$ -10<br>V/ +10 V   | $T_A = -40^{\circ}C$ to $+85^{\circ}C$           | -0.27           |       | 0.15     | nA   |
| (- )                  |                                            |                                                                        | $T_A = -40^{\circ}C$ to $+125^{\circ}C$          | -2              |       | 1        | nA   |
| DIGITAL I             | NPUT (EN, Ax pins)                         |                                                                        |                                                  |                 |       |          |      |
| VIH                   | Logic voltage high                         |                                                                        | $T_A = -40^{\circ}C$ to $+125^{\circ}C$          | 2               |       |          | V    |
| V <sub>IL</sub>       | Logic voltage low                          |                                                                        | $T_A = -40^{\circ}C$ to $+125^{\circ}C$          |                 |       | 0.8      | V    |
| R <sub>PD(EN)</sub>   | Pull-down resistance on EN pin             |                                                                        |                                                  |                 | 6     |          | MΩ   |
| POWER S               | UPPLY                                      |                                                                        |                                                  | 1               |       | L.       |      |
|                       |                                            |                                                                        |                                                  |                 | 17    | 24       | μA   |
| I <sub>DD</sub>       | V <sub>DD</sub> supply current             | $V_A = 0 V \text{ or } 3.3 V, V_S = 0$<br>V, $V_{EN} = 3.3 V$          | $T_A = -40^{\circ}C$ to +85°C                    |                 |       | 25       | μA   |
|                       |                                            | v, v <sub>EN</sub> – 5.5 v                                             | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$ |                 |       | 27       | μA   |
|                       |                                            |                                                                        |                                                  |                 | 7     | 12       | μA   |
| I <sub>SS</sub>       | V <sub>SS</sub> supply current             | $V_A = 0 V \text{ or } 3.3 V, V_S = 0$                                 | $T_A = -40^{\circ}C$ to $+85^{\circ}C$           |                 |       | 13       | μA   |
|                       |                                            | V, V <sub>EN</sub> = 3.3 V                                             | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$ |                 |       | 15       | μA   |

(1) When  $V_{S}$  is positive,  $V_{D}$  is negative, and vice versa.

## 6.6 Switching Characteristics (Dual Supplies: ±15 V)

at  $T_A = 25^{\circ}$ C,  $V_{DD} = 15$  V, and  $V_{SS} = -15$  V (unless otherwise noted)

|                                           | PARAMETER                           | TEST CONDITIONS                                                                            | MIN | TYP   | MAX | UNIT |
|-------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------|-----|-------|-----|------|
|                                           |                                     | $V_{S}$ = ±10 V, R_{L} = 300 $\Omega$ , C_{L} = 35 pF                                      |     | 85    | 120 | ns   |
| t <sub>ON</sub>                           | Enable turn-on time                 | $V_{S}$ = ±10 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +85°C        |     |       | 130 | ns   |
|                                           |                                     | $V_{S}$ = ±10 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +125°C       |     |       | 140 | ns   |
|                                           |                                     | $V_{S}$ = ±10 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF                                  |     | 53    | 65  | ns   |
| t <sub>OFF</sub>                          | Enable turn-off time                | $V_{S}$ = ±10 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +85°C        |     |       | 70  | ns   |
|                                           |                                     | $V_{S}$ = ±10 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +125°C       |     |       | 75  | ns   |
|                                           |                                     | $V_S$ = 10 V, $R_L$ = 300 $\Omega$ , $C_L$ = 35 pF                                         |     | 88    | 125 | ns   |
| t <sub>TRAN</sub>                         | Transition time                     | $V_{S}$ = 10 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +85°C         |     |       | 135 | ns   |
|                                           |                                     | $V_{S}$ = 10 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +125°C        |     |       | 145 | ns   |
| t <sub>BBM</sub>                          | Break-before-make time delay        | $V_{S}$ = 10 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +125°C        | 30  | 50    |     | ns   |
| 0                                         | Chargo injection                    | $V_{S}$ = 0 V, $R_{S}$ = 0 $\Omega$ , $C_{L}$ = 1 nF                                       |     | -0.35 |     | рС   |
| QJ                                        | Charge injection                    | $V_S$ = –15 V to 15 V, $R_S$ = 0 $\Omega$ , $C_L$ = 1 nF                                   |     | -0.41 |     | рС   |
| O <sub>ISO</sub>                          | Off-isolation                       | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz                                              |     | -86   |     | dB   |
| X <sub>TALK</sub>                         | Channel-to-channel crosstalk        | $R_{L}$ = 50 $\Omega$ , $C_{L}$ = 5 pF, f = 1 MHz, non-adjacent channels                   |     | -105  |     | dB   |
|                                           |                                     | $\rm R_L$ = 50 $\Omega$ , $\rm C_L$ = 5 pF, f = 1 MHz, adjacent channels                   |     | -87   |     | dB   |
| IL                                        | Insertion loss                      | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz                                              |     | -7    |     | dB   |
| ACPSRR                                    | AC Power Supply Rejection           | $R_L$ = 10 k $\Omega$ , $C_L$ = 5 pF, $V_{PP}\text{=}$ 0.62 V on $V_{DD}\text{, f=}$ 1 MHz |     | -52   |     | dB   |
| ACFORK                                    | Ratio                               | $R_L$ = 10 k $\Omega$ , $C_L$ = 5 pF, $V_{PP}{=}$ 0.62 V on $V_{SS}{},$ f= 1 MHz           |     | -49   |     | dB   |
| BW                                        | -3dB Bandwidth                      | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF                                                         |     | 500   |     | MHz  |
| THD + N                                   | Total harmonic distortion + noise   | $R_L = 10k \Omega$ , $C_L = 5 \text{ pF}$ , f= 20Hz to 20kHz                               |     | 0.08  |     | %    |
| C <sub>IN</sub>                           | Digital input capacitance           | $V_{IN} = 0 V \text{ or } V_{DD}$                                                          |     | 1.2   |     | pF   |
| C <sub>S(OFF)</sub>                       | Source off-capacitance              | $V_S = 0 V$ , f = 1 MHz                                                                    |     | 1.6   | 2.3 | pF   |
| C <sub>D(OFF)</sub>                       | Drain off-capacitance               | $V_S = 0 V$ , f = 1 MHz                                                                    |     | 3.8   | 4.2 | pF   |
| C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | Source and drain on-<br>capacitance | V <sub>S</sub> = 0 V, f = 1 MHz                                                            |     | 5.0   | 6.5 | pF   |

## 6.7 Electrical Characteristics (Single Supply: 12 V)

at  $T_{\text{A}}$  = 25°C,  $V_{\text{DD}}$  = 12 V, and  $V_{\text{SS}}$  = 0 V (unless otherwise noted)

|                               | PARAMETER                                  | TEST C                                               | ONDITIONS                               | MIN             | TYP  | MAX      | UNIT |  |  |  |
|-------------------------------|--------------------------------------------|------------------------------------------------------|-----------------------------------------|-----------------|------|----------|------|--|--|--|
| ANALOG SWITCH                 |                                            |                                                      |                                         |                 |      |          |      |  |  |  |
| V <sub>A</sub>                | Analog signal range                        | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$       | $T_A = -40^{\circ}C$ to $+125^{\circ}C$ | V <sub>SS</sub> |      | $V_{DD}$ | V    |  |  |  |
| R <sub>ON</sub> On-resistance |                                            |                                                      |                                         |                 | 235  | 345      | Ω    |  |  |  |
|                               | On-resistance                              | $V_{\rm S}$ = 10 V, I <sub>S</sub> = 1 mA            | $T_A = -40^{\circ}C$ to +85°C           |                 |      | 400      | Ω    |  |  |  |
|                               |                                            |                                                      | $T_A = -40^{\circ}C$ to $+125^{\circ}C$ |                 |      | 440      | Ω    |  |  |  |
|                               |                                            |                                                      |                                         |                 | 2.4  | 12       | Ω    |  |  |  |
| $\Delta R_{ON}$               | On-resistance mismatch<br>between channels | $V_{S} = 10 \text{ V}, \text{ I}_{S} = 1 \text{ mA}$ | $T_A = -40^{\circ}C$ to +85°C           |                 |      | 19       | Ω    |  |  |  |
|                               |                                            |                                                      | $T_A = -40^{\circ}C$ to $+125^{\circ}C$ |                 |      | 23       | Ω    |  |  |  |
| R <sub>ON_DRIFT</sub>         | On-resistance drift                        | V <sub>S</sub> = 0 V                                 |                                         |                 | 0.47 |          | %/°C |  |  |  |



## Electrical Characteristics (Single Supply: 12 V) (continued)

|                                   | PARAMETER                                      | TEST CO                                                                    | NDITIONS                                | MIN   | TYP   | MAX  | UNIT |
|-----------------------------------|------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------|-------|-------|------|------|
|                                   |                                                |                                                                            |                                         | -0.02 | 0.005 | 0.02 | nA   |
| I <sub>S(OFF)</sub> S             | Source off leakage current <sup>(1)</sup>      | Switch state is off, $V_S =$<br>10 V/1 V, $V_D = 1$ V/ 10 V                | $T_A = -40^{\circ}C$ to +85°C           | -0.1  |       | 0.05 | nA   |
|                                   |                                                |                                                                            | $T_A = -40^{\circ}C$ to $+125^{\circ}C$ | -0.8  |       | 0.4  | nA   |
|                                   |                                                |                                                                            |                                         | -0.03 | 0.01  | 0.03 | nA   |
| I <sub>D(OFF)</sub>               | (OFF) Drain off leakage current <sup>(1)</sup> | Switch state is off, $V_S =$<br>10 V/ 1 V, $V_D =$ 1 V/ 10 V               | $T_A = -40^{\circ}C$ to $+85^{\circ}C$  | -0.1  |       | 0.08 | nA   |
|                                   |                                                |                                                                            | $T_A = -40^{\circ}C$ to $+125^{\circ}C$ | -0.8  |       | 0.4  | nA   |
| I <sub>D(ON)</sub> Drain on leaka |                                                |                                                                            |                                         | -0.05 | 0.01  | 0.05 | nA   |
|                                   | Drain on leakage current                       | Switch state is on, $V_S =$<br>floating, $V_D = 1 \text{ V}/ 10 \text{ V}$ | $T_A = -40^{\circ}C$ to +85°C           | -0.2  |       | 0.15 | nA   |
|                                   |                                                |                                                                            | $T_A = -40^{\circ}C$ to $+125^{\circ}C$ | -1.6  |       | 0.8  | nA   |
| DIGITAL                           | INPUT (EN, Ax pins)                            |                                                                            | ·                                       |       |       |      |      |
| V <sub>IH</sub>                   | Logic voltage high                             |                                                                            | $T_A = -40^{\circ}C$ to $+125^{\circ}C$ | 2     |       |      | V    |
| V <sub>IL</sub>                   | Logic voltage low                              |                                                                            | $T_A = -40^{\circ}C$ to $+125^{\circ}C$ |       |       | 0.8  | V    |
| R <sub>PD(EN)</sub>               | Pull-down resistance on EN pin                 |                                                                            |                                         |       | 6     |      | MΩ   |
| POWER                             | SUPPLY                                         |                                                                            |                                         |       |       |      |      |
|                                   |                                                |                                                                            |                                         |       | 12    | 18   | μA   |
| I <sub>DD</sub>                   | V <sub>DD</sub> supply current                 | $V_A = 0 V \text{ or } 3.3 V, V_S = 0$<br>V, $V_{EN} = 3.3 V$              | $T_A = -40^{\circ}C$ to $+85^{\circ}C$  |       |       | 19   | μA   |
|                                   |                                                | • , • <sub>EN</sub> = 0.0 •                                                | $T_A = -40^{\circ}C$ to $+125^{\circ}C$ |       |       | 21   | μA   |

at  $T_A = 25^{\circ}$ C,  $V_{DD} = 12$  V, and  $V_{SS} = 0$  V (unless otherwise noted)

(1) When  $V_S$  is positive,  $V_D$  is negative, and vice versa.

### 6.8 Switching Characteristics (Single Supply: 12 V)

at  $T_A = 25^{\circ}$ C,  $V_{DD} = 12$  V, and  $V_{SS} = 0$  V (unless otherwise noted)

|                                   | PARAMETER                                                                                          | TEST CONDITIONS                                                                    | MIN | TYP  | MAX | UNIT |
|-----------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|------|-----|------|
|                                   |                                                                                                    | $V_S$ = 8 V, $R_L$ = 300 $\Omega$ , $C_L$ = 35 pF                                  |     | 91   | 125 | ns   |
| t <sub>ON</sub>                   | Enable turn-on time                                                                                | $V_{S}$ = 8 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +85°C  |     |      | 135 | ns   |
|                                   |                                                                                                    | $V_{S}$ = 8 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +125°C |     |      | 145 | ns   |
|                                   |                                                                                                    | $V_S$ = 8 V, $R_L$ = 300 $\Omega$ , $C_L$ = 35 pF                                  |     | 52   | 60  | ns   |
| t <sub>OFF</sub>                  | Enable turn-off time                                                                               | $V_{S}$ = 8 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +85°C  |     |      | 70  | ns   |
|                                   | $V_{\rm S}$ = 8 V, $R_{\rm L}$ = 300 $\Omega$ , $C_{\rm L}$ = 35 pF, $T_{\rm A}$ = –40°C to +125°C |                                                                                    |     | 77   | ns  |      |
| t <sub>TRAN</sub> Transition time |                                                                                                    | $V_S$ = 8 V, $R_L$ = 300 $\Omega$ , $C_L$ = 35 pF                                  |     | 94   | 127 | ns   |
|                                   | Transition time                                                                                    | $V_{S}$ = 8 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +85°C  |     |      | 140 | ns   |
|                                   |                                                                                                    | $V_{S}$ = 8 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +125°C |     |      | 150 | ns   |
| t <sub>BBM</sub>                  | Break-before-make time delay                                                                       | $V_{S}$ = 8 V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35 pF, $T_{A}$ = –40°C to +125°C | 30  | 55   |     | ns   |
| 0                                 | Charge injection                                                                                   | $V_{S} = 6 V, R_{S} = 0 \Omega, C_{L} = 1 nF$                                      |     | -0.2 |     | рС   |
| QJ                                | Charge injection                                                                                   | $V_{S}$ = 0 V to 12 V, $R_{S}$ = 0 $\Omega$ , $C_{L}$ = 1 nF                       |     | -0.2 |     | рС   |
| O <sub>ISO</sub>                  | Off-isolation                                                                                      | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz                                      |     | -86  |     | dB   |
| X <sub>TALK</sub>                 | Channel-to-channel crosstalk                                                                       | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz, non-adjacent channels               |     | -107 |     | dB   |
| T/LEIX                            |                                                                                                    | $R_L = 50 \Omega$ , $C_L = 5 pF$ , f = 1 MHz, adjacent channels                    |     | -87  |     | dB   |
| IL.                               | Insertion loss                                                                                     | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$                                     |     | -14  |     | dB   |
| ACPSRR                            | AC Power Supply Rejection<br>Ratio                                                                 | $R_{L}\text{=}$ 10 k $\Omega$ , $C_{L}$ = 5 pF, $V_{PP}\text{=}$ 0.62 V, f= 1 MHz  |     | -51  |     | dB   |
| BW                                | -3dB Bandwidth                                                                                     | $R_{L} = 50 \Omega$ , $C_{L} = 5 pF$                                               |     | 400  |     | MHz  |

Copyright © 2018, Texas Instruments Incorporated

## Switching Characteristics (Single Supply: 12 V) (continued)

at  $T_A = 25^{\circ}$ C,  $V_{DD} = 12$  V, and  $V_{SS} = 0$  V (unless otherwise noted)

|                                            | PARAMETER                           | TEST CONDITIONS                   | MIN | TYP | MAX | UNIT |
|--------------------------------------------|-------------------------------------|-----------------------------------|-----|-----|-----|------|
| CIN                                        | Digital input capacitance           | $V_{IN} = 0 V \text{ or } V_{DD}$ |     | 1.2 |     | pF   |
| C <sub>S(OFF)</sub>                        | Source off-capacitance              | V <sub>S</sub> = 6 V, f = 1 MHz   |     | 1.9 | 2.3 | pF   |
| C <sub>D(OFF)</sub>                        | Drain off-capacitance               | V <sub>S</sub> = 6 V, f = 1 MHz   |     | 4.6 | 5.3 | pF   |
| C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | Source and drain on-<br>capacitance | V <sub>S</sub> = 6 V, f = 1 MHz   |     | 6.3 | 7.5 | pF   |



#### 6.9 Typical Characteristics

at  $T_A = 25^{\circ}C$ ,  $V_{DD} = 15$  V, and  $V_{SS} = -15$  V (unless otherwise noted)





### **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**



## 7 Parameter Measurement Information

#### 7.1 Truth Table

| EN | A1               | A0               | STATE                |  |  |  |  |  |  |  |  |
|----|------------------|------------------|----------------------|--|--|--|--|--|--|--|--|
| 0  | X <sup>(1)</sup> | X <sup>(1)</sup> | All channels are off |  |  |  |  |  |  |  |  |
| 1  | 0                | 0                | Channel 1            |  |  |  |  |  |  |  |  |
| 1  | 0                | 1                | Channel 2            |  |  |  |  |  |  |  |  |
| 1  | 1                | 0                | Channel 3            |  |  |  |  |  |  |  |  |
| 1  | 1                | 1                | Channel 4            |  |  |  |  |  |  |  |  |

#### Table 1. TMUX6104 Truth Table

(1) X denotes don't care ..

## 8 Detailed Description

#### 8.1 Overview

#### 8.1.1 On-Resistance

The on-resistance of the TMUX6104 is the ohmic resistance across the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol  $R_{ON}$  is used to denote on-resistance. The measurement setup used to measure  $R_{ON}$  is shown in Figure 17. Voltage (V) and current ( $I_{CH}$ ) are measured using this setup, and  $R_{ON}$  is computed as shown in Equation 1:



Figure 17. On-Resistance Measurement Setup

 $R_{ON} = V / I_{CH}$ 

#### 8.1.2 Off-Leakage Current

There are two types of leakage currents associated with a switch during the off state:

- 1. Source off-leakage current
- 2. Drain off-leakage current

Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol  $I_{S(OFF)}$ .

Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol  $I_{D(OFF)}$ .

The setup used to measure both off-leakage currents is shown in Figure 18



Figure 18. Off-Leakage Measurement Setup

(1)



#### **Overview (continued)**

#### 8.1.3 On-Leakage Current

On-leakage current is defined as the leakage current that flows into or out of the drain pin when the switch is in the on state. The source pin is left floating during the measurement. Figure 19 shows the circuit used for measuring the on-leakage current, denoted by  $I_{D(ON)}$ .



Figure 19. On-Leakage Measurement Setup

#### 8.1.4 Transition Time

Transition time is defined as the time taken by the output of the TMUX6104 to rise (to 90% of the transition) or fall (to 10% of the transition) after the digital address signal has fallen or risen to 50% of the transition. Figure 20 shows the setup used to measure transition time, denoted by the symbol  $t_{TRAN}$ .



Figure 20. Transition-Time Measurement Setup

**TMUX6104** 

SCDS376A - FEBRUARY 2018 - REVISED SEPTEMBER 2018

TMUX6104 SCDS376A – FEBRUARY 2018 – REVISED SEPTEMBER 2018

#### **Overview (continued)**

#### 8.1.5 Break-Before-Make Delay

Break-before-make delay is a safety feature that prevents two inputs from connecting when the TMUX6104 is switching. The TMUX6104 output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. Figure 21 shows the setup used to measure break-before-make delay, denoted by the symbol t<sub>BBM</sub>.



Figure 21. Break-Before-Make Delay Measurement Setup

#### 8.1.6 Turn-On and Turn-Off Time

Turn-on time is defined as the time taken by the output of the TMUX6104 to rise to a 90% final value after the enable signal has risen to a 50% final value. Figure 22 shows the setup used to measure turn-on time. Turn-on time is denoted by the symbol  $t_{ON (EN)}$ .

Turn off time is defined as the time taken by the output of the TMUX6104 to fall to a 10% initial value after the enable signal has fallen to a 50% initial value. Figure 22 shows the setup used to measure turn-off time. Turn-off time is denoted by the symbol  $t_{OFF (EN)}$ .



Figure 22. Turn-On and Turn-Off Time Measurement Setup



# Overview (continued)

## 8.1.7 Charge Injection

The TMUX6104 have a simple transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol  $Q_{INJ}$ . Figure 23 shows the setup used to measure charge injection from source (Sx) to drain (D).



Figure 23. Charge-Injection Measurement Setup

#### 8.1.8 Off Isolation

Off isolation is defined as the voltage at the drain pin (D) of the TMUX6104 when a  $1-V_{RMS}$  signal is applied to the source pin (Sx) of an off-channel. Figure 24 shows the setup used to measure off isolation. Use Equation 2 to compute off isolation.



Figure 24. Off Isolation Measurement Setup

Off Isolation = 
$$20 \cdot \text{Log}\left(\frac{V_{\text{OUT}}}{V_{\text{S}}}\right)$$

(2)

**TMUX6104** 

SCDS376A - FEBRUARY 2018 - REVISED SEPTEMBER 2018

## Overview (continued)

#### 8.1.9 Channel-to-Channel Crosstalk

Channel-to-channel crosstalk is defined as the voltage at the source pin (Sx) of an off-channel, when a  $1-V_{RMS}$  signal is applied at the source pin (Sx) of an on-channel. Figure 25 shows the setup used to measure, and Equation 3 is the equation used to compute, channel-to-channel crosstalk.

V<sub>DD</sub>

V<sub>DD</sub>

S1

S2

S3

**S**4

Ax

SW

070

sw

sw

GND

़ ←

sw.

OTO

C

Vss

Vss

D

ΕN

-0 2.0V 50 Ω



NC

NC

 $V_{IN} \bigcirc$ 

Channel-to-Channel Crosstalk = 
$$20 \cdot Log \left( \frac{V_{OUT}}{V_S} \right)$$

Network Analyzer

τυο' Ο

50 Ω

## 8.1.10 Bandwidth

Bandwidth is defined as the range of frequencies that are attenuated by < 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the TMUX6104. Figure 26 shows the setup used to measure bandwidth of the mux. Use Equation 4 to compute the attenuation.



Figure 26. Bandwidth Measurement Setup



(3)

(4)

FXAS



#### **Overview (continued)**

#### 8.1.11 THD + Noise

The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the mux output. The on-resistance of the TMUX6104 varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD+N.



Figure 27. THD+N Measurement Setup

#### 8.1.12 AC Power Supply Rejection Ratio (AC PSRR)

AC PSRR measures the ability of a device to prevent noise and spurious signals that appear on the supply voltage pin from coupling to the output of the switch. The DC voltage on the device supply is modulated by a sine wave of 620 mV<sub>PP</sub>. The ratio of the amplitude of signal on the output to the amplitude of the modulated signal is the AC PSRR.



Figure 28. AC PSRR Measurement Setup

**TMUX6104** 

SCDS376A - FEBRUARY 2018 - REVISED SEPTEMBER 2018

TMUX6104 SCDS376A – FEBRUARY 2018 – REVISED SEPTEMBER 2018



#### **Overview (continued)**

The *Functional Block Diagram* section provides a top-level block diagram of the TMUX6104. The TMUX6104 is a 4-channel, single-ended, analog multiplexer. Each channel is turned on or turned off based on the state of the address lines and enable pin.

#### 8.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

#### 8.3 Feature Description

#### 8.3.1 Ultralow Leakage Current

The TMUX6104 provide extremely low on- and off-leakage currents. The TMUX6104 is capable of switching signals from high source-impedance inputs into a high input-impedance op amp with minimal offset error because of the ultralow leakage currents. Figure 29 shows typical leakage currents of the TMUX6104 versus temperature.



Figure 29. Leakage Current vs Temperature

#### 8.3.2 Ultralow Charge Injection

The TMUX6104 is implemented with simple transmission gate topology, as shown in Figure 30. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed.



### Feature Description (continued)



Figure 30. Transmission Gate Topology

The TMUX6119 utilizes special charge-injection cancellation circuitry that reduces the source (Sx) to drain (D) charge injection to as low as -0.35 pC at V<sub>S</sub> = 0 V, and -0.41 pC in the full signal range, as shown in Figure 31.



Figure 31. Source-to-Drain Charge Injection vs Source Voltage

The drain (D)-to-source (Sx) charge injection becomes important when the device is used as a demultiplexer (demux), where the drain (D) becomes the input and the source (Sx) becomes the output. Figure 32 shows the drain-to-source charge injection across the full signal range.

### Feature Description (continued)



Figure 32. Drain-to-Source Charge Injection vs Drain Voltage

#### 8.3.3 Bidirectional and Rail-to-Rail Operation

The TMUX6104 conducts equally well from source (Sx) to drain (D) or from drain (D) to source (Sx). Each TMUX6104 channel has very similar characteristics in both directions. The valid analog signal for TMUX6104 ranges from  $V_{SS}$  to  $V_{DD}$ . The input signal to the TMUX6104 swings from  $V_{SS}$  to  $V_{DD}$  without any significant degradation in performance.

#### 8.4 Device Functional Modes

When the EN pin of the TMUX6104 is pulled high, one of the four switches is closed based on the state of the address pins (A0 and A1). When the EN pin is pulled low, all four switches remain open irrespective of the state of the address pins. The EN pin is weakly pull-down internally through a 6 M $\Omega$  resistor; thereby, setting each channel to the open state if the EN pin is not actively driven. The address pins are also weakly pulled-down through an internal 6 M $\Omega$  resistor, allowing channel 1 (S1 to D) to be selected by default when EN pin is driven high. Both the EN pin and the address pins can be connected to V<sub>DD</sub> (as high as 16.5 V).



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TMUX6104 offers outstanding input/output leakage currents and ultralow charge injection. These devices operate up to 33 V, and offer true rail-to-rail input and output. The on-capacitance of the TMUX6104 is very low. These features makes the TMUX6104 a precision, robust, high-performance analog multiplexer for high-voltage, industrial applications.

#### 9.2 Typical Application

Figure 33 shows a 16-bit, differential, 4-channel, multiplexed, data-acquisition system. This example is typical in industrial applications that require low distortion and a high-voltage input. The circuit uses the ADS8864, a 16-bit, 400-kSPS successive-approximation-resistor (SAR) analog-to-digital converter (ADC), along with a precision, high-voltage, signal-conditioning front end, and a 4-channel single-ended mux. This TI Precision Design details the process for optimizing the precision, high-voltage, front-end drive circuit using the TMUX6104 and OPA192 to achieve excellent dynamic performance and linearity with the ADS8864.



Figure 33. 16-Bit Precision Multiplexed Data-Acquisition System for High-Voltage Inputs With Lowest Distortion



### **Typical Application (continued)**

#### 9.2.1 Design Requirements

The primary objective is to design a  $\pm 15$  V, single-ended, 4-channel, multiplexed, data-acquisition system with lowest distortion using the 16-bit ADS8864 at a throughput of 400 kSPS for a 10-kHz, full-scale, pure, sine-wave input. The design requirements for this block design are:

- System supply voltage: ±15 V
- ADC supply voltage: 3.3 V
- ADC sampling rate: 400 kSPS
- ADC reference voltage (REFP): 4.096 V
- System input signal: A high-voltage differential input signal with a peak amplitude of 15 V and frequency (f<sub>IN</sub>) of 10 kHz are applied to each differential input of the mux.

#### 9.2.2 Detailed Design Procedure

The purpose of this precision design is to design an optimal, high-voltage, multiplexed, data-acquisition system for highest system linearity and fast settling. The overall system block diagram is illustrated in Figure 33. The circuit is a multichannel, data-acquisition signal chain consisting of an input low-pass filter, mux, mux output buffer, and attenuating SAR ADC driver. The architecture allows fast sampling of multiple channels using a single ADC, providing a low-cost solution. This design systematically approaches each analog circuit block to achieve a 16-bit settling for a full-scale input stage voltage and linearity for a 10-kHz sinusoidal input signal at each input channel.

#### 9.2.3 Application Curve



Figure 34. ADC 16-Bit Linearity Error for the Multiplexed Data-Acquisition Block



#### 10 Power Supply Recommendations

The TMUX6104 operates across a wide supply range of ±5 V to ±16.5 V (10 V to 16.5 V in single-supply mode). The device also perform well with unsymmetric supplies such as  $V_{DD} = 12$  V and  $V_{SS} = -5$  V. For reliable operation, use a supply decoupling capacitor ranging between 0.1 µF to 10 µF at both the  $V_{DD}$  and  $V_{SS}$  pins to ground.

The on-resistance of the TMUX6104 varies with supply voltage, as illustrated in Figure 35



Figure 35. On-Resistance Variation With Supply and Input Voltage

TEXAS INSTRUMENTS

www.ti.com

## 11 Layout

## 11.1 Layout Guidelines

Figure 36 illustrates an example of a PCB layout with the TMUX6104.

Some key considerations are:

- 1. Decouple the V<sub>DD</sub> and V<sub>SS</sub> pins with a 0.1- $\mu$ F capacitor, placed as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> and V<sub>SS</sub> supplies.
- 2. Keep the input lines as short as possible.
- 3. Use a solid ground plane to help distribute heat and reduce electromagnetic interference (EMI) noise pickup.
- 4. Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.

## 11.2 Layout Example



Figure 36. TMUX6104 Layout Example



## **12 Device and Documentation Support**

#### **12.1** Documentation Support

#### 12.1.1 Related Documentation

- ADS8664 12-Bit, 500-kSPS, 4- and 8-Channel, Single-Supply, SAR ADCs with Bipolar Input Ranges (SBAS492)
- OPA192 36-V, Precision, Rail-to-Rail Input/Output, Low Offset Voltage, Low Input Bias Current Op Amp with e-Trim<sup>™</sup> (SBOS620)

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TMUX6104PWR      | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | MUX6104                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nomir | nal |
|---------------------------|-----|
|                           |     |

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMUX6104PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMUX6104PWR | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

# **PW0014A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0014A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0014A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated