









TPS62912, TPS62913

SLVSFP4B - AUGUST 2020 - REVISED MARCH 2021

# TPS6291x 3-V to 17-V, 2-A/3-A Low Noise and Low Ripple Buck Converter with **Integrated Ferrite Bead Filter Compensation**

### 1 Features

- Low output 1/f noise < 20  $\mu V_{RMS}$ (100 Hz to 100 kHz)
- Low output voltage ripple < 10  $\mu$ V<sub>RMS</sub> after ferrite
- High PSRR of > 65 dB (up to 100 kHz)
- 2.2-MHz or 1-MHz fixed frequency peak current mode control
- Synchronizable with external clock (optional)
- Integrated loop compensation supports ferrite bead for second stage L-C filter with 30-dB attenuation (optional)
- Spread spectrum modulation (optional)
- 3.0-V to 17-V input voltage range
- 0.8-V to 5.5-V output voltage range
- 57-mΩ/20-mΩ R<sub>DSon</sub>
- Output voltage accuracy of ±1%
- Precise enable input allows
  - User-defined undervoltage lockout
  - Exact sequencing
- Adjustable soft start
- Power-good output
- Output discharge (optional)
- -40°C to 150°C junction temperature range
- 2.0-mm × 2.0-mm QFN with 0.5-mm pitch
- Create a custom design using the TPS6291x with the WEBENCH® Power Designer

# 2 Applications

- Telecom infrastructure
- Test and measurement
- Aerospace and defense (radar/avionics)
- Medical

# 3 Description

The TPS6291x devices are a family of high-efficiency. low noise and low ripple current mode synchronous buck converters. The devices are ideal for noise sensitive applications that would normally use an LDO for post regulation such as high-speed ADCs, clock and jitter cleaner, serializer, de-serializer, and radar applications.

The devices operate at a fixed switching frequency of 2.2 MHz or 1 MHz, and can be synchronized to an external clock.

To further reduce the output voltage ripple, the device integrates loop compensation to operate with an optional second-stage ferrite bead L-C filter. This allows an output voltage ripple below 10 μV<sub>RMS</sub>.

Low-frequency noise levels, similar to a low-noise LDO, are achieved by filtering the internal voltage reference with a capacitor connected to the NR/SS pin.

The optional spread spectrum modulation scheme spreads the DC/DC switching frequency over a wider span, which lowers the mixing spurs.

### **Device Information**

| DEVICE<br>NAME | OUTPUT<br>CURRENT | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)       |
|----------------|-------------------|------------------------|-----------------------|
| TPS62912       | 2 A               | QFN (10)               | 2.0 mm × 2.0 mm       |
| TPS62913       | 3 A               | QFN (10)               | 2.0 11111 ^ 2.0 11111 |

For all available packages, see the orderable addendum at the end of the data sheet.



**Output Noise Versus Frequency** 



**Typical Application** 



# **Table of Contents**

| 1 Features                             | 1              | 7.4 Device Functional Modes                  | 21         |
|----------------------------------------|----------------|----------------------------------------------|------------|
| 2 Applications                         |                | 8 Application and Implementation             | 22         |
| 3 Description                          |                | 8.1 Application Information                  | <u>22</u>  |
| 4 Revision History                     |                | 8.2 Typical Applications                     |            |
| 5 Pin Configuration and Functions      |                | 9 Power Supply Recommendations               |            |
| 6 Specifications                       |                | 10 Layout                                    |            |
| 6.1 Absolute Maximum Ratings           |                | 10.1 Layout Guidelines                       |            |
| 6.2 ESD Ratings                        |                | 10.2 Layout Example                          |            |
| 6.3 Recommended Operating Conditions   |                | 11 Device and Documentation Support          | 33         |
| 6.4 Thermal Information                | 5              | 11.1 Device Support                          | 33         |
| 6.5 Electrical Characteristics         | <mark>5</mark> | 11.2 Receiving Notification of Documentation | Updates 33 |
| 6.6 Typical Characteristics            | 7              | 11.3 Support Resources                       | 33         |
| 7 Detailed Description                 |                | 11.5 Electrostatic Discharge Caution         | 33         |
| 7.1 Overview                           | 17             | 11.6 Glossary                                |            |
| 7.2 Functional Block Diagram           | 17             | 12 Mechanical, Packaging, and Orderable      |            |
| 7.3 Feature Description                | 18             | Information                                  | 34         |
|                                        |                |                                              |            |
| 4 Revision History                     |                |                                              |            |
| Changes from Revision A (September 202 | 0) to Revis    | ion B (March 2021)                           | Page       |



# **5 Pin Configuration and Functions**



Figure 5-1. 10-Pin QFN RPU Package (Top View)

# **Table 5-1. Pin Functions**

|     | PIN     |       | PIN                                                                                                                                                                                                                                                                                            |  | DESCRIPTION |
|-----|---------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| NO. | NAME    | - I/O | DESCRIPTION                                                                                                                                                                                                                                                                                    |  |             |
| 1   | EN/SYNC | ı     | Enable/Disable pin including threshold-comparator. Connect to logic low to disable the device. Pull high to enable the device. This pin has an internal pulldown resistor of typically $500 \text{ k}\Omega$ when the device is disabled. Apply a clock to this pin to synchronize the device. |  |             |
| 2   | SW      | I/O   | Switch pin of the power stage                                                                                                                                                                                                                                                                  |  |             |
| 3   | VO      | ı     | Output voltage sense pin. This pin needs to be connected directly after the first inductor.                                                                                                                                                                                                    |  |             |
| 4   | PGND    |       | Power ground connection                                                                                                                                                                                                                                                                        |  |             |
| 5   | PG      | 0     | Open-drain power-good output. This pin is pulled to GND when $V_{OUT}$ is below the power-good threshold. It requires a pullup resistor to output a logic high. It can be left open or tied to GND if not used.                                                                                |  |             |
| 6   | VIN     | ı     | Power supply input voltage pin                                                                                                                                                                                                                                                                 |  |             |
| 7   | PSNS    | 1     | Power sense ground. Connect directly to the ground plane.                                                                                                                                                                                                                                      |  |             |
| 8   | NR/SS   | 0     | A capacitor connected to this pin sets the soft-start time and low frequency noise level of the device.                                                                                                                                                                                        |  |             |
| 9   | FB      | I     | Feedback pin of the device                                                                                                                                                                                                                                                                     |  |             |
| 10  | S-CONF  | 0     | Smart Configuration pin. This pin configures the operation modes of the device. See Table 7-1.                                                                                                                                                                                                 |  |             |

# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted)(1)

|                        |                                        | MIN   | MAX                   | UNIT |
|------------------------|----------------------------------------|-------|-----------------------|------|
|                        | VIN, EN/SYNC, PG, S-CONF               | - 0.3 | 18                    | V    |
|                        | SW (DC)                                | - 0.3 | V <sub>IN</sub> + 0.3 | V    |
| Voltage <sup>(2)</sup> | SW (AC, less than 10ns) <sup>(3)</sup> | - 2.5 | 21                    | V    |
|                        | VO, FB, NR/SS                          | - 0.3 | 6                     | V    |
|                        | PSNS                                   | - 0.3 | 0.3                   | V    |
| Sink Current           | PG                                     |       | 10                    | mA   |
| T <sub>J</sub>         | Junction temperature                   | -40   | 150                   | °C   |
| T <sub>stg</sub>       | Storage temperature                    | -65   | 150                   | °C   |

- (1) Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values are with respect to the network ground terminal
- (3) While switching

# 6.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                                   |                                                                           | MIN  | NOM       | MAX | UNIT |
|-----------------------------------|---------------------------------------------------------------------------|------|-----------|-----|------|
| V <sub>IN</sub>                   | Input voltage                                                             | 3.0  |           | 17  | V    |
| V <sub>OUT</sub>                  | Output voltage                                                            | 0.8  |           | 5.5 | V    |
| C <sub>IN</sub>                   | Effective input capacitance                                               | 5    | 10        |     | μF   |
| L <sub>1</sub>                    | Effective output inductance                                               | -30% | 2.2 / 4.7 | 20% | μH   |
| C <sub>OUT</sub>                  | Effective output capacitance                                              | 40   | 47        | 80  | μF   |
| L <sub>f</sub>                    | Effective filter inductance                                               | 0    | 10        | 50  | nH   |
| C <sub>f</sub>                    | Effective filter capacitance                                              | 20   | 40        | 160 | μF   |
| C <sub>OUT</sub> + C <sub>f</sub> | Effective total output capacitance, including first and second L-C filter | 40   |           | 200 | μF   |
| I <sub>OUT</sub>                  | Output current for TPS62913                                               | 0    |           | 3   | Α    |
| I <sub>OUT</sub>                  | Output current for TPS62912                                               | 0    |           | 2   | Α    |
| T <sub>J</sub> <sup>(1)</sup>     | Junction temperature                                                      | -40  |           | 150 | °C   |

(1) Operating lifetime is derated at junction temperatures above 125°C.



# **6.4 Thermal Information**

| THERMAL METRIC <sup>(1)</sup> |                                              |                | TPS6291x<br>RPU 10-pin QFN |      |  |
|-------------------------------|----------------------------------------------|----------------|----------------------------|------|--|
|                               |                                              | JEDEC 51-7 PCB | TPS6291xEVM-077            |      |  |
| R <sub>0JA</sub>              | Junction-to-ambient thermal resistance       | 87.7           | 56.6                       | °C/W |  |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 61.9           | n/a <sup>(2)</sup>         | °C/W |  |
| R <sub>0JB</sub>              | Junction-to-board thermal resistance         | 22.2           | n/a <sup>(2)</sup>         | °C/W |  |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 1.9            | 1.3                        | °C/W |  |
| $Y_{JB}$                      | Junction-to-board characterization parameter | 22.2           | 22.7                       | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# **6.5 Electrical Characteristics**

Over recommended input voltage range,  $T_J$ = -40°C to 150°C. Typical values are at Vin=12V and  $T_J$ =25°C (unless otherwise noted)

|                     | PARAMETER                                          | TEST CONDITIONS                                                                   | MIN  | TYP  | MAX  | UNIT |
|---------------------|----------------------------------------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| SUPPLY              |                                                    |                                                                                   |      |      |      |      |
| I <sub>Q</sub>      | Quiescent current                                  | EN = High, no load, device switching, fsw = 1 MHz                                 |      | 5    |      | mA   |
| I <sub>SD</sub>     | Shutdown current                                   | EN = GND, T <sub>J</sub> = -40°C to 125°C                                         |      | 0.3  | 70   | μΑ   |
| V <sub>UVLO</sub>   | Undervoltage lockout                               | V <sub>IN</sub> rising, T <sub>J</sub> = -40°C to 125°C                           | 2.85 | 2.92 | 3.0  | V    |
| V <sub>UVLO</sub>   | Undervoltage lockout                               | V <sub>IN</sub> rising                                                            |      |      | 3.04 | V    |
| V <sub>HYS</sub>    | Undervoltage lockout hysteresis                    |                                                                                   |      | 200  |      | mV   |
| т                   | Thermal shutdown threshold                         | T <sub>J</sub> rising                                                             |      | 170  |      | °C   |
| $T_{JSD}$           | Thermal shutdown hysteresis                        | $T_J$ falling                                                                     |      | 20   |      | °C   |
| CONTRO              | L and INTERFACE                                    |                                                                                   |      |      |      |      |
| V <sub>H_EN</sub>   | High-level input-threshold voltage at EN/          |                                                                                   | 0.97 | 1.01 | 1.04 | V    |
| V <sub>L_EN</sub>   | Low-level input-threshold voltage at EN/<br>SYNC   |                                                                                   | 0.87 | 0.9  | 0.93 | V    |
| V <sub>H_SYNC</sub> | High-level input-threshold clock signal on EN/SYNC | EN/SYNC = clock                                                                   | 1.1  |      |      | V    |
| V <sub>L_SYNC</sub> | Low-level input-threshold clock signal on EN/SYNC  | EN/SYNC = clock                                                                   |      |      | 0.4  | ٧    |
| I <sub>EN,LKG</sub> | Input leakage current into EN/SYNC                 | EN/SYNC = GND or VIN, −40°C ≤ T <sub>J</sub> ≤ 125°C                              |      | 5    | 160  | nA   |
| R <sub>PD</sub>     | Pulldown resistor on EN/SYNC                       | EN/SYNC = Low                                                                     | 330  | 500  |      | kΩ   |
| t <sub>delay</sub>  | Enable delay time                                  | Time from EN/SYNC high to device starts switching, $R_{S-CONF}$ = 80.6 k $\Omega$ |      | 1    |      | ms   |
| I <sub>NR/SS</sub>  | NR/SS source current                               |                                                                                   | 67.5 | 75   | 82.5 | μA   |
| R <sub>S-CONF</sub> | S-CONF resistor step range accuracy                | R <sub>S-CONF</sub> tolerance for all settings according to S-CONF Table          | -4%  |      | +4%  |      |
| V <sub>PG</sub>     | Power good threshold                               | V <sub>FB</sub> rising, referenced to V <sub>FB</sub> nominal                     | 93%  | 95%  | 98%  |      |
| V <sub>PG</sub>     | Power good threshold                               | V <sub>FB</sub> falling, referenced to V <sub>FB</sub> nominal                    | 88%  | 90%  | 93%  |      |
| $V_{PG,OL}$         | Low-level output voltage at PG pin                 | I <sub>SINK</sub> = 1 mA                                                          |      |      | 0.4  | V    |
| I <sub>PG,LKG</sub> | Input leakage current into PG pin                  | V <sub>PG</sub> = 5 V; –40°C ≤ T <sub>J</sub> ≤ 125°C                             |      | 5    | 500  | nA   |
| t <sub>PG,DLY</sub> | Power good delay time                              | V <sub>FB</sub> falling                                                           |      | 8    |      | μs   |
| OUTPUT              |                                                    | <u> </u>                                                                          |      |      |      |      |

<sup>(2)</sup> Not applicable to an EVM



Over recommended input voltage range,  $T_J$ = -40°C to 150°C. Typical values are at Vin=12V and  $T_J$ =25°C (unless otherwise noted)

|                        | PARAMETER                                | TEST CONDITIONS                                                                                                                                                                                                                                                                   | MIN   | TYP   | MAX   | UNIT          |
|------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|---------------|
| t <sub>on</sub>        | Minimum on-time                          | V <sub>IN</sub> ≥ 5 V, I <sub>out</sub> = 1 A                                                                                                                                                                                                                                     |       | 35    | 70    | ns            |
| t <sub>off</sub>       | Minimum off-time                         | V <sub>IN</sub> ≥ 5 V, I <sub>out</sub> = 1 A                                                                                                                                                                                                                                     |       | 50    | 60    | ns            |
| V <sub>FB</sub>        | Feedback regulation accuracy             | -40°C ≤T <sub>J</sub> ≤ 150°C                                                                                                                                                                                                                                                     | 0.792 | 0.8   | 0.812 | V             |
| V <sub>FB</sub>        | Feedback regulation accuracy             | -40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                                                                                                                                                                                    | 0.792 | 0.8   | 0.808 | V             |
| I <sub>FB,LKG</sub>    | Input leakage current into FB            | $V_{FB} = 0.8 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                                                                                                                                                                                                   |       | 1     | 70    | nA            |
| I <sub>VO,LKG</sub>    | Input leakage current into VO            | V <sub>VO</sub> = 1.2 V, −40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                                                                                                                                                           |       | 0.01  | 30    | μΑ            |
| PSRR                   | Power supply rejection ratio             | $V_{IN}$ = 12 V, 1.2 $V_{OUT}$ , 1 A, $C_{NR/SS}$ = 470 nF, $f_{sw}$ = 1 MHz, $C_{FF}$ = open, $L_1$ = 2.2 $\mu$ H, $C_{OUT}$ = 3 × 22 $\mu$ F, f ≤ 100 kHz                                                                                                                       |       | 65    |       | dB            |
| PSRR                   | Power supply rejection ratio             | $V_{IN} = 5 \text{ V}, 1.2 \text{ V}_{OUT}, 1 \text{ A}, \text{ C}_{NR/SS} = 470 \text{ nF}, \\ f_{SW} = 2.2 \text{ MHz}, \text{ C}_{FF} = \text{open}, \text{ L}_1 = 2.2 \mu\text{H}, \\ \text{C}_{OUT} = 3 \times 22 \mu\text{F}, \text{ f} \leq 100 \text{ kHz}$               |       | 70    |       | dB            |
| V <sub>NRMS</sub>      | Output voltage RMS noise                 | $\begin{array}{l} V_{IN} = 12 \text{ V, BW} = 100 \text{ Hz to } 100 \text{ kHz, } C_{NR/} \\ \text{SS} = 470 \text{ nF, } f_{SW} = 1 \text{ MHz, } V_{OUT} = 1.2 \text{ V,} \\ C_{FF} = \text{open, } L_1 = 2.2  \mu\text{H, } C_{OUT} = 3 \times 22 \\ \mu\text{F} \end{array}$ |       | 24.4  |       | $\mu V_{RMS}$ |
| V <sub>NRMS</sub>      | Output voltage RMS noise                 | $V_{IN}$ = 5 V, BW = 100 Hz to 100 kHz, $C_{NR/}$ $_{SS}$ = 470 nF, $f_{SW}$ = 2.2 Hz, $V_{OUT}$ = 1.2 V, $C_{FF}$ = open, $L_1$ = 2.2 $\mu$ H, $C_{OUT}$ = 3 × 22 $\mu$ F                                                                                                        |       | 13.5  |       | $\mu V_{RMS}$ |
| $V_{opp}$              | Output ripple voltage at f <sub>SW</sub> | $V_{IN}$ = 12 V, $f_{SW}$ = 1 MHz, $V_{OUT}$ = 1.2 V, $L_1$ = 4.7 $\mu$ H, $C_{OUT}$ = 3 × 22 $\mu$ F, $L_f$ = 10 nH, $C_f$ = 2 × 22 $\mu$ F                                                                                                                                      |       | 9     |       | $\mu V_{RMS}$ |
| $V_{opp}$              | Output ripple voltage at f <sub>SW</sub> | $V_{IN}$ = 5 V, $f_{SW}$ = 2.2 MHz, $V_{OUT}$ = 1.2 V, $L_1$ = 2.2 $\mu$ H, $C_{OUT}$ = 3 × 22 $\mu$ F, $L_f$ = 10 nH, $C_f$ = 2 × 22 $\mu$ F                                                                                                                                     |       | < 2.2 |       | $\mu V_{RMS}$ |
| R <sub>DIS</sub>       | Output discharge resistance              | EN/SYNC = GND, V <sub>OUT</sub> = 1.2 V, V <sub>IN</sub> ≥ 5<br>V. See Typical Char for plot.                                                                                                                                                                                     |       | 7     |       | Ω             |
| R <sub>DIS</sub>       | Output discharge resistance              | EN/SYNC = GND, $V_{OUT} = 5 \text{ V}$ , $V_{IN} \ge 5 \text{ V}$ .<br>See Typical Char for plot.                                                                                                                                                                                 |       | 32    |       | Ω             |
| f <sub>SW</sub>        | Switching frequency                      | 2.2-MHz setting                                                                                                                                                                                                                                                                   | 1.98  | 2.2   | 2.42  | MHz           |
| f <sub>SW</sub>        | Synchronization range                    | 2.2-MHz setting                                                                                                                                                                                                                                                                   | 1.9   | 2.2   | 2.42  | MHz           |
| f <sub>SW</sub>        | Switching frequency                      | 1-MHz setting                                                                                                                                                                                                                                                                     | 0.9   | 1     | 1.18  | MHz           |
| f <sub>SW</sub>        | Synchronization range                    | 1-MHz setting                                                                                                                                                                                                                                                                     | 0.86  | 1     | 1.2   | MHz           |
| D <sub>SYNC</sub>      | Synchronization duty cycle               |                                                                                                                                                                                                                                                                                   | 45%   |       | 55%   |               |
| t <sub>sync_elay</sub> | Synchronization phase delay              | Phase delay from EN/SYNC rising edge to SW rising edge                                                                                                                                                                                                                            |       | 90    |       | ns            |
| I <sub>SWpeak</sub>    | Peak switch current limit                | TPS62912                                                                                                                                                                                                                                                                          | 2.9   | 3.5   | 4.0   | Α             |
| I <sub>SWpeak</sub>    | Peak switch current limit                | TPS62913                                                                                                                                                                                                                                                                          | 3.7   | 4.3   | 5.1   | Α             |
| I <sub>SWvalley</sub>  | Valley switch current limit              | TPS62912                                                                                                                                                                                                                                                                          |       | 3.4   |       | Α             |
| I <sub>SWvalley</sub>  | Valley switch current limit              | TPS62913                                                                                                                                                                                                                                                                          |       | 4.2   |       | Α             |
| Ineg <sub>valley</sub> | Negative valley current limit            |                                                                                                                                                                                                                                                                                   |       | -1.39 | -0.96 | Α             |
| D                      | High-side FET on-resistance              | V <sub>IN</sub> ≥ 5 V                                                                                                                                                                                                                                                             |       | 57    | 95    | mΩ            |
| $R_{DS(ON)}$           | Low-side FET on-resistance               | V <sub>IN</sub> ≥ 5 V                                                                                                                                                                                                                                                             |       | 20    | 39    | mΩ            |

Spread Spectrum Modulation

OFF
Random

# 6.6 Typical Characteristics

V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 1.2 V, T<sub>A</sub> = 25°C, BOM = Table 8-1, (unless otherwise noted)

First L-C Only



12 V to 1.2 V, 1 A 2.2 μH, 1 MHz



400

350

300

V<sub>OUT</sub> Ripple (µV<sub>RMS</sub>)

12 V to 1.2 V, 1 A 2.2 μH, 1 MHz

First L-C Only





12 V to 1.2 V, 1 A 2.2 μH, 1 MHz First and second L-C

Figure 6-3. V<sub>OUT</sub> Ripple After the Second L-C Filter



Figure 6-2. V<sub>OUT</sub> Ripple FFT After the First L-C Filter

BW = 10 kHz

12 V to 1.2 V, 1 A  $\,$  2.2  $\mu H,\,1$  MHz  $\,$  First and second L-C  $\,$ 

Figure 6-4. V<sub>OUT</sub> Ripple FFT After the Second L-C Filter



With Random Spread Spectrum Enabled

Figure 6-5. V<sub>OUT</sub> Ripple After the First L-C Filter



12 V to 1.2 V, 1 A 2.2 µH, 1 MHz First and second L-C With Random Spread Spectrum Enabled

Figure 6-6. V<sub>OUT</sub> Ripple After the Second L-C Filter







Figure 6-13. V<sub>OUT</sub> Ripple After the Second L-C Filter



20

18

12 V to 3.3 V, 1 A 2.2 µH, 2.2 MHz First and second L-C



5 V to 1.2 V, 1 A 2.2 µH, 2.2 MHz First L-C Only



5 V to 1.2 V, 1 A  $2.2~\mu H,\, 2.2~MHz$ First L-C Only





Figure 6-17.  $V_{OUT}$  Ripple after the Second L-C Filter



BW = 10 kHz5 V to 1.2 V, 1 A  $2.2~\mu H,\, 2.2~MHz$   $\;$  First and second L-C

Figure 6-18.  $V_{OUT}$  Ripple FFT After the Second L-C Filter









5 V to 3.3 V, 1 A 2.2 µH, 2.2 MHz First and second L-C

Figure 6-25. V<sub>OUT</sub> Ripple After the Second L-C Filter



6 V to 1.2 V, 1 A 2.2 µH, 1 MHz BW = 50 HzS-CONF = OFF, Triangular, Random

Figure 6-27. Spread Spectrum FFT - 50-Hz BW



Figure 6-29. Output Noise Density vs Frequency



BW = 10 kHz

5 V to 3.3 V, 1 A 2.2 µH, 2.2 MHz First and second L-C

Figure 6-26. V<sub>OUT</sub> Ripple FFT After the Second L-C Filter



12 V to 1.2 V, 2 A 2.2 µH, 1 MHz BW = 10 kHz

S-CONF = OFF, Triangular, Random Figure 6-28. Spread Spectrum FFT - 10-kH BW



NR/SS = Open, 100 nF, 470 nF, 2.2  $\mu$ F, BW = 100 Hz to 100 kHz

Figure 6-30. Output Noise Density vs Frequency



Figure 6-35. Output Noise Density vs Frequency

Figure 6-36. Output Noise Density vs Frequency









Figure 6-49. High-Side  $R_{DS(ON)}$  vs Junction Temperature



Figure 6-51. FB Pin Voltage Error vs Input Voltage



Figure 6-53. Output Voltage Error vs Load



Figure 6-50. Low-Side  $R_{DS(ON)}$  vs Junction Temperature



Figure 6-52. Output Voltage Error vs Load



Figure 6-54. Oscillator Frequency vs Temperature





Figure 6-57. Output Discharge Resistance vs Output Voltage



# 7 Detailed Description

### 7.1 Overview

The TPS6291x low-noise, low-ripple synchronous buck converter is a fixed frequency current mode converter. The converter has a filtered internal reference to achieve a low-noise output similar to low-noise LDOs. The converter achieves lower output voltage ripple by using a switching frequency of either 2.2 MHz or 1 MHz and a larger inductance. The output voltage ripple can be further reduced by adding a small second stage L-C filter to the output. This can be a ferrite bead or a small inductor, followed by an output capacitor. Internal compensation maintains stability with an external filter inductor up to 50 nH. To avoid voltage drops across this second stage filter, the device regulates the output voltage after the filter. The TPS6291x family supports an optional spread spectrum modulation. For example, when powering ADCs, spread spectrum modulation reduces the mixing spurs. Switching frequency, spread spectrum modulation, and output discharge are set using the S-CONF pin.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

### 7.3.1 Smart Config (S-CONF)

This S-CONF pin configures the device based on the resistor value. This pin is read after EN/SYNC goes high. The device configuration cannot be changed during operation. The S-CONF value is re-read if EN is pulled below 200 mV or if VIN falls below UVLO. Table 7-1 shows the configuration options of the following:

- Switching frequency
- · Spread spectrum modulation
- · Output discharge
- Synchronization

**Table 7-1. S-CONF Device Configuration Modes** 

| Table 7-1. 0-00th Device domigatation modes |                        |                 |                     |                     |  |  |
|---------------------------------------------|------------------------|-----------------|---------------------|---------------------|--|--|
| S-CONF                                      | SWITCHING<br>FREQUENCY | SPREAD SPECTRUM | OUTPUT<br>DISCHARGE | SYNCHRONIZATION     |  |  |
| VIN                                         | 2.2 MHz                | OFF             | OFF                 | No                  |  |  |
| GND                                         | 1 MHz                  | OFF             | OFF                 | No                  |  |  |
| 4.87 kΩ                                     | 2.2 MHz                | OFF             | OFF                 | 1.9 MHz to 2.42 MHz |  |  |
| 6.04kΩ                                      | 2.2MHz                 | Triangle        | OFF                 | No                  |  |  |
| 7.5 kΩ                                      | 2.2 MHz                | Random          | OFF                 | No                  |  |  |
| 9.31 kΩ                                     | 1 MHz                  | OFF             | OFF                 | 0.9 MHz to 1.2 MHz  |  |  |
| 11.5kΩ                                      | 1MHz                   | Triangle        | OFF                 | No                  |  |  |
| 14.3 kΩ                                     | 1 MHz                  | Random          | OFF                 | No                  |  |  |
|                                             |                        |                 | Discharge On        |                     |  |  |
| 18.2 kΩ                                     | 2.2 MHz                | OFF             | ON                  | No                  |  |  |
| 22.1 kΩ                                     | 1 MHz                  | OFF             | ON                  | No                  |  |  |
| 27.4 kΩ                                     | 2.2 MHz                | OFF             | ON                  | 1.9 MHz to 2.42 MHz |  |  |
| 34kΩ                                        | 2.2MHz                 | Triangle        | ON                  | No                  |  |  |
| 42.2 kΩ                                     | 2.2 MHz                | Random          | ON                  | No                  |  |  |
| 52.3 kΩ                                     | 1 MHz                  | OFF             | ON                  | 0.9 MHz to 1.2 MHz  |  |  |
| 64.9kΩ                                      | 1MHz                   | Triangle        | ON                  | No                  |  |  |
| 80.6 kΩ                                     | 1 MHz                  | Random          | ON                  | No                  |  |  |

### 7.3.2 Device Enable (EN/SYNC)

The device is enabled by pulling the EN/SYNC pin high, and has an accurate rising threshold voltage of typically 1.01 V. Once the device is enabled, the operation mode is set by the configuration of the S-CONF pin. This occurs during the device start-up delay time  $t_{delay}$ . Once  $t_{delay}$  expires, the internal soft-start circuitry ramps up the output voltage over the soft-start time set by the  $C_{NR/SS}$  capacitor. The start-up delay time  $t_{delay}$  varies depending on the selected S-CONF value. It is shortest with smaller S-CONF resistors.

The EN/SYNC pin has an active pulldown resistor  $R_{PD}$ . This prevents an uncontrolled start-up of the device, in case the EN/SYNC pin cannot be driven to a low level. The pulldown resistor is disconnected after start-up. With EN set to a low level, the device enters shutdown and the pulldown resistor is activated again.

### 7.3.3 Device Synchronization (EN/SYNC)

The EN/SYNC pin is also used for device synchronization. Once a clock signal is applied to this pin, the device is enabled and reads the configuration of the S-CONF pin. The external clock frequency must be within the clock synchronization frequency range set by the S-CONF pin. When the clock signal changes from a clock to a static high, then the device switches from external clock to internal clock. To shutdown the device when using an external clock, EN/SYNC must go low for at least 10 µs.

The clock signal can be a logic signal with a logic level as specified in the electrical table, and can be applied directly to the EN/SYNC pin. External logic, such as an AND gate, can be used to combine separate enable and clock inputs, as shown in Figure 7-1.



Figure 7-1. Synchronization with Separate Enable Signal (optional)

## 7.3.4 Spread Spectrum Modulation

Using the S-CONF pin enables or disables spread spectrum modulation. DC/DC converters generate an output voltage ripple at the switching frequency. When powering ADCs or an analog front end (AFE), the switching frequency generates high frequency mixing spurs as well as a low frequency spur in the output frequency spectrum. Using the optional second stage L-C filter reduces the ripple of the converter and spurs by up to 30 dB.

The device has integrated two different spread spectrum modulation (SSM) schemes that are selected by the resistor connected to the S-CONF pin acording to Table 7-1. It is possible to select random or triangle modulation to spread the switching frequency over a larger frequency range. The triangular SSM is modulated based on the switching frequency, and results in 1.9 kHz for 1 MHz switching frequency and 4.3 kHz for 2.2 MHz switching frequency. The modulation spread is ±10% of the device switching frequency. This SSM provides high attenuation when the receiver bandwidth is less than the modulation frequency, typically the case for systems using Fast Fourier Transforms (FFT) post processing as in high speed ADC applications. For applications sensitive to noise at the modulation frequency, random SSM is used. Using a random spread spectrum modulation also reduces the spurs in the output spectrum as shown in Figure 6-2. The random SSM operates with the same frequency spread and modulation period as the triangular SSM. The randomized modulation uses a Fibonacci Linear-Feedback Shift Register (LFSR) so that every tone is generated once during the pseudo-random generation period. The frequency spreading is shown in Figure 7-2. The attenuation using random or triangle SSM is shown in Figure 6-28.



Figure 7-2. Spread Spectrum Modulation

## 7.3.5 Output Discharge

Output discharge is enabled or disabled, depending on the S-CONF setting. With output discharge enabled, the output voltage is pulled low by a discharge resistor  $R_{DIS}$  of typically 7  $\Omega$ . The output discharge function is enabled during thermal shutdown, UVLO, or when EN/SYNC is pulled low.

### 7.3.6 Undervoltage Lockout (UVLO)

To avoid mis-operation of the device at low input voltages, the device is enabled once the input voltage is above the undervoltage lockout threshold. The device is disabled once the input voltage falls below the undervoltage threshold.

# 7.3.7 Power-Good Output

The device has a power-good output. The PG pin goes high impedance once the FB pin voltage is above 95% of the nominal voltage, and is driven low once the voltage falls below typically 90% of the nominal voltage. Table 7-2 shows the typical PG pin logic. The PG pin is an open-drain output and is specified to sink up to 10 mA. The power-good output requires a pullup resistor connecting to any voltage rail less than 18 V. The PG signal can be used for sequencing of multiple rails by connecting to the EN pin of other converters. If not used, the PG pin can be left floating or connected to GND. PG has a deglitch time of typically 8 µs before going low.

| Table 7-2. Fower Good Fill Logic |                                                         |                 |     |  |  |
|----------------------------------|---------------------------------------------------------|-----------------|-----|--|--|
|                                  | DEVICE STATE                                            | PG LOGIC STATUS |     |  |  |
| DEVICE STATE                     |                                                         | HIGH IMPEDANCE  | LOW |  |  |
| Enabled (EN/SYNC = High)         | V <sub>FB</sub> ≥ V <sub>PG</sub>                       | $\sqrt{}$       |     |  |  |
| Enabled (EN/STING = High)        | V <sub>FB</sub> < V <sub>PG</sub> after t <sub>PG</sub> |                 | √   |  |  |
| Shutdown (EN/SYNC = Low)         |                                                         |                 | √   |  |  |
| UVLO                             | 0.7 V < V <sub>IN</sub> < V <sub>UVLO</sub>             |                 | √   |  |  |
| Thermal Shutdown                 | T <sub>J</sub> > T <sub>JSD</sub>                       |                 | √   |  |  |
| Power Supply Removal             | V <sub>IN</sub> < 0.7 V                                 | √               |     |  |  |

Table 7-2. Power Good Pin Logic

## 7.3.8 Noise Reduction and Soft-Start Capacitor (NR/SS)

A capacitor connected to this pin reduces the low frequency noise of the converter and sets the soft-start time. The larger the capacitor, the lower the noise and the longer the start-up time of the converter. A 470-nF capacitor is typically connected to this pin for a start-up time of 5 ms, although longer and shorter start-up times can be used. During soft start with a light load, the device skips switching pulses as needed to not discharge the output voltage. The device can start into a pre-biased output voltage.

The device achieves low noise by adding an R-C filter to the reference voltage, as shown in Section 7.2. During start-up, the NR/SS capacitor is charged with a constant current of 75  $\mu$ A (typ) to 0.8 V. Larger NR/SS capacitors provide for lower low frequency noise, as shown in Figure 6-29. The maximum NR/SS cap is 3.3  $\mu$ F for a start-up time of 35 ms. The minimum start-up time is set internally to 0.7 ms, which occurs when there is a small NR/SS capacitor or no NR/SS capacitor.

### 7.3.9 Current Limit and Short Circuit Protection

The device is protected against short circuits and overcurrent. The switch current limit prevents the device from high inductor current and from drawing excessive current from the input voltage rail. Excessive current can occur with a shorted/saturated inductor or a heavy load/shorted output circuit condition. If the inductor current reaches the threshold I<sub>SWpeak</sub>, the high-side MOSFET is turned off and the low-side MOSFET is turned on to ramp down the inductor current. The high-side MOSFET is turned on again only when the low-side current is below the low-side sourcing current limit I<sub>SWvalley</sub>.

Due to internal propagation delay, the actual current can exceed the static current limit, especially if the input voltage is high and very small inductances are used. The dynamic current limit is calculated as follows:

$$I_{peak(typ)} = I_{SWpeak} + \left(\frac{V_L}{L}\right) \times t_{PD} \tag{1}$$

where

I<sub>SWpeak</sub> is the static current limit, specified in Section 6.5

#### www.ti.com

- L is the inductance
- V<sub>L</sub> is the voltage across the inductor (VIN VOUT)
- t<sub>PD</sub> is the internal propagation delay, typically 50 ns

The low-side MOSFET also contains a negative current limit to prevent excessive current from flowing back through the inductor to the input. If the low-side sinking current limit is exceeded, the low-side MOSFET is turned off. In this scenario, both MOSFETs are off until the start of the next cycle.

### 7.3.10 Thermal Shutdown

The device goes into thermal shutdown once the junction temperature exceeds typically 170°C with a 20°C hysteresis.

### 7.4 Device Functional Modes

# 7.4.1 Fixed Frequency Pulse Width Modulation

To minimize output voltage ripple, the device operates in fixed frequency PWM operation down to no load. The switching frequency of 1 MHz or 2.2 MHz is selected using the S-CONF pin.

### 7.4.2 Low Duty Cycle Operation

For high input voltages or low output voltages, the 70-nsec minimum on-time limits the maximum input to output voltage difference and the switching frequency selected. When the minimum on-time is reached, the output voltage rises above the regulation point. Refer to Table 8-2 for detailed design recommendations.

### 7.4.3 High Duty Cycle Operation (100% Duty Cycle)

The device offers a low input-to-output voltage differential by entering 100% duty cycle mode. In this mode, the high-side MOSFET switch is constantly turned on. The minimum input voltage to maintain output voltage regulation, depending on the load current and the output voltage level, is calculated as:

$$V_{IN(\min)} = V_{OUT(\min)} + I_{OUT} \times (R_{DS(ON)} + R_L)$$
(2)

#### where

- V<sub>OUT(min)</sub> is the minimum output voltage the load can accept
- I<sub>OUT</sub> is the output current
- $R_{DS(ON)}$  is the  $R_{DS(ON)}$  of the high-side MOSFET
- R<sub>I</sub> is the DC resistance of the inductor used

To maintain fixed frequency switching, the device requires a minimum off-time of 50 ns (typ), 60 ns (max). If this limit is reached during a switching pulse, the device skips switching pulses to maintain output voltage regulation. If the input voltage decreases further, the device enters 100% mode.

### 7.4.4 Second Stage L-C Filter Compensation (Optional)

Most low-noise and low-ripple applications use a ferrite bead and bypass capacitor before the load. Using a second L-C filter is especially useful for low-noise and low-ripple applications with constant load current such as ADCs, DACs, and Jitter Cleaner. The second stage L-C filter is optional, and the device can be used without this filter. Without the filter, the device has a low output voltage noise of typically 16.9 µV<sub>RMS</sub> shown in Figure 6-37 with an output voltage ripple of 280 μV<sub>RMS</sub> shown in Figure 6-12. The second stage L-C filter attenuates the output voltage ripple by another approximately 30 dB shown in Figure 6-14. To improve load regulation, the device can remote sense the output voltage after the second stage L-C filter and is internally compensated for the additional double pole generated by the L-C filter.

To keep the second stage L-C filter as small as possible, the internal compensation is optimized for a 10-nH to 50-nH inductance. A small ferrite bead or even a PCB trace provides sufficient inductance for output voltage ripple filtering. See Section 8.2.2.2.4 for details.

# 8 Application and Implementation

### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

The TPS6291x family of devices are optimized for low noise and low output voltage ripple.

## 8.2 Typical Applications



Figure 8-1. Typical Schematic

Table 8-1 shows the list of components for the application curves in Section 8.2.3, unless otherwise noted.

| REFERENCE                            | PART NUMBER                      | DESCRIPTION                                                        | MANUFACTURER <sup>(1)</sup> |
|--------------------------------------|----------------------------------|--------------------------------------------------------------------|-----------------------------|
| TPS62913                             | TPS62913                         | Low Noise and low ripple buck converter                            | Texas Instruments           |
| L <sub>1</sub>                       | XGL4030-222MEC or XGL4030-472MEC | Inductor: 2.2 μH or 4.7 μH                                         | Coilcraft                   |
| C <sub>IN</sub>                      | C2012X7S1E106K125AC              | Ceramic capacitors: 2 × 10 µF ±10% 25-V ceramic capacitor X7S 0805 | TDK                         |
| C <sub>OUT</sub>                     | C2012X7S1A226M125AC              | Ceramic capacitors: 3 × 22 μF, 10 V,<br>±20%, X7S, 0805            | TDK                         |
| L <sub>f</sub>                       | BLE18PS080SN1                    | Ferrite Bead                                                       | MuRata                      |
| C <sub>f</sub>                       | C2012X7S1A226M125AC              | Ceramic capacitor: 2 × 22 µF, 10 V,<br>±20%, X7S, 0805             | TDK                         |
| C <sub>1</sub>                       | GRM155R71H222KA01D               | Ceramic capacitor: 2200 pF, 50 V,<br>±10%, X7R, 0402               | MuRata                      |
| C <sub>NR/SS</sub> , C <sub>FF</sub> |                                  | Ceramic capacitor                                                  | Standard                    |
| R1, R2, R3, R4                       |                                  | Resistor                                                           | Standard                    |

Table 8-1. List of Components

### 8.2.1 Design Requirements

The external components have to fulfill the needs of the application, but also meet the stability criteria of the control loop of the device. The device is optimized to work within a range of external components, and can be optimized for the following:

Submit Document Feedback

<sup>(1)</sup> See the Third-Party Porducts Disclaimer

- Efficiency
- Output ripple
- · Component count
- Lowest 1/f noise

Typical applications that have input voltages of  $\leq$  6 V use a 2.2- $\mu$ H inductor with a 2.2-MHz switching frequency. Applications that have input voltages > 6 V can be optimized for efficiency using a 2.2- $\mu$ H inductor with a 1-MHz switching frequency. In this case, the output voltage ripple doubles compared to the use of a 4.7- $\mu$ H inductor, which is typically acceptable when powering high speed ADCs. Optimization for powering clock and PLL circuits that need a 3.3-V output use a 2.2- $\mu$ H inductor with 2.2-MHz switching frequency, minimizing output voltage ripple and low frequency noise.

For the application cases that are not found in Table 8-2, there are two methods to design the TPS6291x circuit. Section 8.2.2.1 uses Webench to design the circuit automatically or the calculations in Section 8.2.2.2 can be used instead.

Table 8-2. Typical Single L-C Filter Design Recommendations

|                                                        |                     | p.ou. og.o = o                   |                 |                       |                                              |  |
|--------------------------------------------------------|---------------------|----------------------------------|-----------------|-----------------------|----------------------------------------------|--|
| DESIGN GOAL                                            | V <sub>IN</sub>     | V <sub>OUT</sub>                 | F <sub>SW</sub> | INDUCTOR (2)          | OUTPUT<br>CAPACITORS (3)                     |  |
| Typical                                                | 12 V <sup>(1)</sup> | ≤ 2.0 V <sup>(1)</sup>           | 1 MHz           | 2.2 µH                | 3 × 22 μF, 10 V, 0805                        |  |
| Typical                                                | 12 V                | 2.0 V < V <sub>OUT</sub> ≤ 3.3 V | 1 MHz           | 4.7 µH                | 3 × 22 μF, 10 V, 0805                        |  |
| Typical                                                | 12 V                | > 3.3 V                          | 2.2 MHz         | 2.2 µH                | 1 × 47 μF, 1210 and 2<br>× 22 μF, 10 V, 0805 |  |
| Higher Efficiency<br>(with higher ripple and<br>noise) | 12 V                | 2.0 V < V <sub>OUT</sub> ≤ 3.3 V | 1 MHz           | 2.2 μH <sup>(4)</sup> | 3 × 22 μF, 10 V, 0805                        |  |
| Low ripple/noise PLL and Clock Supply                  | 12 V                | 2.6 V ≤ V <sub>OUT</sub> ≤ 3.3 V | 2.2 MHz         | 2.2 µH                | 3 × 22 μF, 10V, 0805                         |  |
| Typical                                                | 5 V                 | ≤ 3.3 V                          | 2.2 MHz         | 2.2 µH                | 3 × 22 μF, 10 V, 0805                        |  |
| Typical                                                | 5 V                 | > 3.3V                           | 2.2 MHz         | 2.2 µH                | 1 × 47 μF, 1210 and 2<br>× 22 μF, 10 V, 0805 |  |

- (1) The maximum input to output voltage difference is limited by the device maximum minimum on-time of 70 ns. This is especially important for input voltages above 12 V or output voltages below 1 V. See *Section 8.2.2.2.1*.
- (2) For inductor part numbers, see Table 8-4.
- (3) For output capacitor part numbers, see Table 8-5.
- (4) The TPS62913 requires a 4.7-μH inductor when using the 1-MHz switching frequency to supply more than 2.5-A load current when the output voltage is greater than 2.0 V.

The second stage L-C filter is optional, as the device can be used without this filter to achieve below  $20-\mu V_{RMS}$  noise typically. A second stage filter is added to provide additional attenuation of the output ripple voltage. The output voltage is sensed after the second L-C filter by connecting the FB resistors to the second stage L-C filter capacitor. This provides remote sense, minimizing output voltage drop due to the ferrite bead. Refer to Table 8-3 for second stage L-C filter recommendations based on the output voltage.

Table 8-3. Second Stage L-C (Ferrite Bead) Filter Design Recommendations

| V <sub>OUT</sub> (V) | FERRITE BEAD IMPEDANCE (AT 100 MHZ) <sup>(2)</sup> | OUTPUT CAPACITORS (1) |
|----------------------|----------------------------------------------------|-----------------------|
| ≤ 3.3 V              | 8 to 20 Ω                                          | 2 × 22 μF, 10 V, 0805 |
| > 3.3 V              | 8 to 20 Ω                                          | 3 × 22 μF, 10 V, 0805 |

- (1) For output capacitor part numbers, see Table 8-5.
- (2) For second stage L-C filter part numbers, see Table 8-6.

# 8.2.2 Detailed Design Procedure

If the specific design is not found in the *Table 8-2* section, WEBENCH is recommended to generate the design. Alternatively, the manual design procedure in *External Component Selection* can be followed.

### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS6291x device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost.
- 3. Open the advanced tab to optimize for output voltage ripple.
- 4. Once in a TPS6291x design, you can enable the second stage L-C filter and change other settings from the drop-down on the left.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 8.2.2.2 External Component Selection

### 8.2.2.2.1 Switching Frequency Selection

The switching frequency can be chosen to optimize efficiency (1 MHz) or ripple/noise (2.2 MHz). Using the 2.2-MHz setting increases the gain of the feedback loop and can result in lower output noise. However, additional considerations for minimum on-time and duty cycle must also be considered. First, calculate the duty cycle using Equation 3. Higher efficiency results in a shorter on-time, so a conservative approach is to use a higher efficiency than expected in the application.

$$D = \frac{V_{OUT}}{V_{IN} \times \eta} \tag{3}$$

where

• n is the estimated efficiency (use the value from the efficiency curves or 0.9 as an conservative assumption)

Then, calculate the on-time with both 1 MHz and 2.2 MHz using Equation 4. The on-time must always remain above the minimum on-time of 70 nsec. Use the maximum input voltage and maximum efficiency to determine the minimum duty cycle,  $D_{min}$ . Use the maximum switching frequency for  $f_{SW}$ .

$$toN_{\min} = \frac{D_{\min}}{f_{SW_{\max}}}$$
(4)

then

- If  $t_{ON min}$  min < 70 ns with 2.2 MHz, use 1 MHz.
- If t<sub>ON min</sub> min < 70 ns with 1 MHz, reduce the maximum input voltage.</li>
- If  $t_{ON\_{min}}$  min  $\geq$  70 ns for both cases, use 1 MHz for highest efficiency, or 2.2 MHz for lowest noise and ripple.

### 8.2.2.2.2 Inductor Selection for the First L-C Filter

The inductor selection is dependent on the selected switching frequency and the duty cycle. When using the 2.2-MHz frequency, only use a 2.2- $\mu$ H inductor. When using the 1-MHz frequency, calculate the maximum duty cycle using the minimum input voltage. If  $D_{max}$  is above 45%, only use a 4.7- $\mu$ H inductor. If  $D_{max}$  is below 45% and the output voltage is 2 V or less, use only a 2.2- $\mu$ H inductor. If  $D_{max}$  is below 45% and the output voltage is above 2 V, use a 4.7- $\mu$ H inductor to achieve the full output current or a 2.2- $\mu$ H inductor for higher efficiency with a reduced maximum output current.

The inductor also has to be rated for the appropriate saturation current. Equation 5 and Equation 6 calculate the maximum inductor current under static load conditions. The formula takes the converter efficiency into account. The calculation must be done for the maximum input voltage where the peak switch current is highest.

$$\Delta I_{L} = \frac{\frac{V_{OUT}}{\eta} \times \left(1 - \frac{V_{OUT}}{V_{IN} \times \eta}\right)}{f_{SW} \times L}$$
(5)

$$I_{PEAK} = I_{OUT} + \frac{\Delta I_L}{2} \tag{6}$$

#### where

- $f_{SW}$  is the switching frequency (typically 1 MHz or 2.2 MHz)
- L is inductance
- η is estimated efficiency (use the value from the efficiency curves or 0.9 as an conservative assumption)

#### Note

The calculation must be done for the maximum input voltage of the application.

Calculating the maximum inductor current using the actual operating conditions gives the minimum saturation current. A margin of 20% is recommended to be added to cover for load transients during operation.

See Table 8-4 for typical inductors.

**Table 8-4. Inductor Selection** 

| INDUCTOR VALUE           | MANUFACTURER     | PART NUMBER         | SIZE (L X W X H IN mm) | ISAT/DCR (30% DROP) |
|--------------------------|------------------|---------------------|------------------------|---------------------|
| 2.2 µH                   | Coilcraft        | XGL4020-222         | 4 × 4 × 2.1            | 6.2 A / 19.5 mΩ     |
| 2.2 µH                   | Coilcraft        | XGL4030-222         | 4 × 4 × 3.1            | 7 A / 13.5 mΩ       |
| 2.2 µH                   | Wurth Elektronik | 74438356022         | 4.1 × 4.1 × 2.1        | 5.2 A / 35 mΩ       |
| 2.2 µH                   | Wurth Elektronik | 74438357022         | 4.1 × 4.1 × 3.1        | 7 A / 26 mΩ         |
| 2.2 µH                   | MuRata           | DFE322520FD-2R2M=P2 | 3.2 × 2.5 × 2          | 5 A / 46 mΩ         |
| 4.7 μH                   | Coilcraft        | XGL4020-472         | 4 × 4 × 2.1            | 4.1 A / 43.0 mΩ     |
| 4.7 µH                   | Coilcraft        | XGL4030-472         | 4 × 4 × 3.1            | 4.4 A / 28.5 mΩ     |
| 4.7 µH for TPS62912 only | MuRata           | DFE322520FD-4R7M=P2 | 3.2 × 2.5 × 2          | 3.4 A / 98 mΩ       |

# 8.2.2.2.3 Output Capacitor Selection

The effective output capacitance can range from 40  $\mu$ F (minimum) up to 200  $\mu$ F (maximum) for a single L-C system design. When using a second L-C filter, the first L-C filter must have output capacitance between 40  $\mu$ F and 80  $\mu$ F, the second stage L-C filter (if used) must have at least 20  $\mu$ F of capacitance, and the total capacitance for both L-C filters must be less than 200  $\mu$ F. Load transient testing and measuring the bode plot are good ways to verify stability.

Ceramic capacitors (X5R or X7R) are recommended. Ceramic capacitors have a DC-Bias effect, which has a strong influence on the final effective capacitance. Choose the right capacitor carefully in combination with considering its package size and voltage rating. The ESR and ESL of the output capacitor are also important considerations in selecting the output capacitors for low noise applications. Smaller package sizes typically have lower ESL and ESR. 0805 or smaller packages are recommended, as long as they provide the required capacitance and voltage rating for stable operation. Table 8-5 lists recommended output capacitors.

**Table 8-5. Recommended Output Capacitors** 

| CAPACITOR TYPE | CAPACITOR VALUE | MANUFACTURER            | VOLTAGE (V) | PACKAGE |  |
|----------------|-----------------|-------------------------|-------------|---------|--|
| Bulk Capacitor | 22 μF, X7S      | TDK C2012X7S1A226M125AC | 10          | 0805    |  |

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

9.5 A

**Table 8-5. Recommended Output Capacitors (continued)** 

| CAPACITOR TYPE | CAPACITOR VALUE | MANUFACTURER              | VOLTAGE (V) | PACKAGE |
|----------------|-----------------|---------------------------|-------------|---------|
| Bulk Capacitor | 47 μF, X7R      | Murata GRM32ER71A476ME15L | 10          | 1210    |

#### 8.2.2.2.4 Ferrite Bead Selection for Second L-C Filter

Using a ferrite bead for the second stage L-C filter minimizes the external component count because most of the noise sensitive circuits use a RF bead for high frequency attenuation as a default component at their inputs.

It is important to select a ferrite bead with sufficiently high inductance at full load, and with low DC resistance (below 10 m $\Omega$ ) to keep the converter efficiency as high as possible. The ferrite bead inductance decreases with increased load current. Therefore, the ferrite bead should have a current rating much higher than the desired load current

The recommendation is to choose a ferrite bead with an impedance of 8  $\Omega$  to 20  $\Omega$  at 100 MHz. Refer to Table 8-6 for possible ferrite beads.

INDUCTANCE AT PART NUMBER **MANUFACTURER** SIZE IMPEDANCE AT DC RESISTANCE CURRENT 100 MHZ 100 MHz **RATING** (CALCULATED) 8.5 Ω BLE18PS080SN1 MuRata 0603 13.5 nH  $4 \text{ m}\Omega$ 5 A 74279221100 Wurth Elektronik 1206 10 Ω 10.5 A 15.9 nH 3 mO

12.7 nH

 $5~\text{m}\Omega$ 

**Table 8-6. Recommended Ferrite Beads** 

The internal compensation has been designed to be stable with up to 50 nH of inductance in the second stage filter. To achieve low ripple, the second L-C filter requires only 5-nH to 10-nH inductance. The inductance can be estimated from the ferrite bead impedance specification at 100 MHz, with the assumption that the inductance is similar at the selected converter switching frequency of 1 MHz or 2.2 MHz, and can be verified through tools available on some manufacturer websites. The inductance of a ferrite bead is calculated using Equation 7:

$$L = \frac{Z}{\left(2 \times \pi \times f\right)} \tag{7}$$

#### where

7427922808

Z is the impedance of the ferrite bead in ohms at the specified frequency (usually 100 MHz)

0603

8Ω

f is the specified frequency (usually 100 MHz)

Wurth Electronik

#### 8.2.2.2.5 Input Capacitor Selection

For the best output and input voltage filtering, X5R or X7R ceramic capacitors are recommended. The input bulk capacitor minimizes input voltage ripple, suppresses input voltage spikes, and provides a stable system rail for the device. A 10-µF or larger input capacitor is recommended. Having two in parallel further improves the input voltage ripple filtering, minimizing noise coupling into adjacent circuits. The voltage rating of the cap must also be taken into consideration, and must provide the required 5-µF minimum effective capacitance after DC bias derating.

In addition to the bulk input cap, a smaller cap must be placed directly from the VIN pin to the PGND pin to minimize input loop parasitic inductance, thereby minimizing the high frequency noise of the device. The input cap placement affects the output noise, so care needs to be taken in placing both the bulk cap and bypass caps as shown in Section 10.2. Table 8-7 lists recommended input capacitors.

**Table 8-7. Recommended Input Capacitors** 

| INPUT CAP TYPE | CAPACITOR VALUE | MANUFACTURER               | VOLTAGE RATING (V) | PACKAGE SIZE |  |
|----------------|-----------------|----------------------------|--------------------|--------------|--|
| Bulk Cap       | 10 μF, X7S      | TDK<br>C2012X7S1E106K125AC | 25                 | 0805         |  |

**Table 8-7. Recommended Input Capacitors (continued)** 

| INPUT CAP TYPE | CAPACITOR VALUE | MANUFACTURER                 | VOLTAGE RATING (V) | PACKAGE SIZE |
|----------------|-----------------|------------------------------|--------------------|--------------|
| Bypass Cap     | 2.2 nF, X7R     | Murata<br>GRM155R71E222KA01D | 25                 | 0402         |

#### 8.2.2.2.6 Setting the Output Voltage

Choose resistors R1 and R2 to set the output voltage within a range of 0.8 V to 5.5 V, according to Equation 8. To keep the feedback network robust from noise, and to reduce the self-generated noise of resistors, set R2 equal to or lower than 5 k $\Omega$ . Lower values of FB resistors achieve better noise immunity, and lower light load efficiency, as explained in the *Design Considerations for a Resistive Feedback Divider in a DC/DC Converter Technical Brief*.

$$R1 = R2 \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right) = R2 \times \left(\frac{V_{OUT}}{0.8V} - 1\right)$$
(8)

A feedforward capacitor ( $C_{FF}$ ) is not required for proper operation, but can further improve output noise. However, care must be taken in choosing the  $C_{FF}$ , since the power good (PG) function may not be valid with a large  $C_{FF}$  during start-up, and can cause spurious triggering of the PG pin during a large load transient. The noise performance with various  $C_{FF}$  is shown in Figure 6-31. Refer to the *Pros and Cons Using a Feedforward Capacitor with a Low Dropout Regulator Application Report* for a discussion of the pros and cons of using a feedforward capacitor.

#### 8.2.2.2.7 NR/SS Capacitor Selection

As described in Section 7.3.8, the NR/SS cap affects both the total noise and the soft-start time. The recommended value for a 5-ms soft-start time and good noise performance is 470 nF. The maximum NR/SS cap is 3.3  $\mu$ F for a start-up time of 35 ms. Values greater than 1  $\mu$ F have minimal improvement in noise performance. Use Equation 9 and Equation 10 to calculate the soft-start time based on desired soft-start time or the chosen capacitor value.

$$tss(s) = \left(\frac{C_{NRSS} * 0.8}{I_{NRSS}}\right) \tag{9}$$

$$C_{NRSS}(F) = \frac{\left(I_{NRSS} \times t_{SS}\right)}{0.8} \tag{10}$$

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



### 8.2.3 Application Curves

V<sub>IN</sub>=12 V, V<sub>OUT</sub>=1.2 V, T<sub>A</sub>=25°C, BOM = Table 8-1, (unless otherwise noted)











# 9 Power Supply Recommendations

The power supply to the TPS6291x needs to have a current rating according to the supply voltage, output voltage, and output current of the TPS6291x.

# 10 Layout

### 10.1 Layout Guidelines

A proper layout is critical for the operation of any switched mode power supply, especially at high switching frequencies. Therefore, the PCB layout of the TPS6291x demands careful attention to ensure best performance. A poor layout can lead to issues like bad line and load regulation, instability, increased EMI radiation, and noise sensitivity. Refer to the *Five Steps to a Great PCB Layout for a Step-Down Converter Technical Brief* for a detailed discussion of general best practices. Specific recommendations for the device are listed below.

 The input capacitor or capacitors should be placed as close as possible to the VIN and PGND pins of the device. This is the most critical component placement. Route the input capacitors directly to the VIN and PGND pins avoiding vias.

#### www.ti.com

- Place the inductor close to the SW pin. Minimize the copper area at the switch node.
- Place the output capacitor ground close to the PGND pin and route it directly avoiding vias. Minimize the length of the connection from the inductor to the output capacitor.
- Connect the VO pin directly to the first output capacitor, C<sub>OUT</sub>.
- Sensitive traces, such as the connections to the NR/SS, VO, and FB pins need to be connected with short traces and be routed away from any noise source, such as the SW pin.
- · Connect the PSNS pin directly to the system GND plane with a via.
- Place the second L-C filter, L<sub>f</sub> and C<sub>f</sub>, near the load to reduce any radiated coupling around the second L-C filter
- Avoid placing the ferrite bead in the keep out region as shown in Figure 10-2
- Place the FB resistors, R1 and R2, close to the FB pin and route the VOUT connection from R1 to the load as
  a remote sense trace. If a second L-C filter is used, this connection should be made after L<sub>f</sub>.
- The recommended layout is implemented on the EVM and shown in its User's Guide, *TPS6291xEVM-077 User's Guide*, as well as in Figure 10-2.

### 10.2 Layout Example



Figure 10-1. Recommended Layout for Single L-C Filter

## Note

The start winding of the inductor, as shown in the figures as a black dot, needs to be connected to the DC/DC converter switch pin, SW, to minimize capacitive coupling to the surrounding area.

### Note

The red dot indicates where the feedback sense should be placed for the best DC regulation. For a single L-C configuration, it is placed near the VOUT capacitors. For a second L-C filter design, the feedback sense is placed near the load after the VOUT\_FILT capacitors.





Figure 10-2. Recommended Layout for Design with Second L-C Filter

### Note

The ferrite bead can be placed closer to the device as long as it is outside the keep out area, as shown in the figure as a red rectangular area. This placement avoids capacitive and electromagnetic coupling to the output of the ferrite bead. If the ferrite bead is placed in the keep out area, the filtering effect of the ferrite bead is greatly reduced. If the ferrite bead is routed through a via to the back side of the board, ensure adequate ground plane between the layers if the ferrite bead will be in this area.

# 11 Device and Documentation Support

# 11.1 Device Support

# 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 11.1.2 Development Support

### 11.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS6291x device with the WEBENCH® Power Designer.

- Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost.
- 3. Open the advanced tab to optimize for output voltage ripple.
- 4. Once in a TPS6291x design, you can enable the second stage L-C filter and change other settings from the drop-down on the left.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

# 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 11.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 1-Apr-2021

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS62912RPUR     | ACTIVE | VQFN-HR      | RPU                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 26PH                    | Samples |
| TPS62913RPUR     | ACTIVE | VQFN-HR      | RPU                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 26QH                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 1-Apr-2021

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 11-Oct-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS62913RPUR | VQFN-<br>HR     | RPU                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 11-Oct-2024



# \*All dimensions are nominal

| Device       | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| TPS62913RPUR | VQFN-HR             | RPU | 10   | 3000 | 210.0       | 185.0      | 35.0        |  |

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

- 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

 Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated