





Support & training



TPS7A15 SBVS436B – JUNE 2022 – REVISED AUGUST 2023

# TPS7A15 400-mA, Low V<sub>IN</sub>, Low V<sub>OUT</sub>, Ultra-Low Dropout Regulator

# 1 Features

- Ultra-low input voltage range: 0.7 V to 2.2 V
- High efficiency:
  - Dropout at 400 mA: 80 mV (max)
  - Specified for V<sub>IN</sub> = V<sub>OUT</sub> + 100 mV
- Excellent load transient response:
- 20 mV for I<sub>LOAD</sub> 1 mA to 250 mA in 10 μs
- Accuracy (load, line, temperature): +1%, -1.1%
- High PSRR: 84 dB at 1 kHz
- Available in fixed-output voltages:
- 0.5 V to 2.0 V (in 25-mV steps)
- V<sub>BIAS</sub> range:
  - 2.2 V to 5.5 V
- · Packages:
  - 6-pin, 1-mm × 0.71-mm DSBGA
  - 6-pin, 2-mm × 2-mm WSON
- Active output discharge

# 2 Applications

- Camera modules
- Wireless headphones and earbuds
- Smart watches, fitness trackers
- Smart phones and tablets
- Portable medical devices
- Solid state drives (SSDs)

# 3 Description

The TPS7A15 is a small, low-dropout regulator (LDO) with excellent transient response. This device can source 400 mA with outstanding ac performance (load and line transient responses). The input voltage range is from 0.7 V to 2.2 V, and the output range is from 0.5 V to 2.0 V with a very high accuracy of 1% over load, line, and temperature.

The primary power path is through the IN pin and can be connected to a power supply as low as 50 mV above the output voltage. All electrical characteristics (including excellent output voltage tolerance, transient response, and PSRR) are specified for input voltages 100 mV greater than the output voltage, thereby yielding high practical efficiency. This regulator supports very low input voltages by using a higher, externally supplied V<sub>BIAS</sub> rail that powers the internal circuitry of the LDO. For example, the supply voltage to the IN pin can be the output of a high-efficiency, DC/DC step-down regulator and the BIAS pin supply voltage can be a rechargeable battery.

The TPS7A15 is equipped with an active pulldown circuit to quickly discharge the output when disabled, and provides a known start-up state.

The TPS7A15 is available in a 2-mm × 2-mm, 6-pin WSON package and in an ultra-small 0.71-mm × 1.0-mm, 6-bump WCSP package.

#### **Package Information**

| PART NUMBER | UMBER PACKAGE <sup>(1)</sup> PACK |                |  |
|-------------|-----------------------------------|----------------|--|
| TPS7A15     | YCK (WCSP, 6)                     | 0.71 mm × 1 mm |  |
|             | DRV (WSON, 6)                     | 2 mm × 2 mm    |  |

 For all available packages, see the orderable addendum at the end of the data sheet.

(2) The package size (length × width) is a nominal value and includes pins, where applicable.



**Typical Application Circuit** 



# **Table of Contents**

| 1 Features                           | 1 |
|--------------------------------------|---|
| 2 Applications                       | 1 |
| 3 Description                        | 1 |
| 4 Revision History                   |   |
| 5 Pin Configuration and Functions    | 3 |
| 6 Specifications                     | 5 |
| 6.1 Absolute Maximum Ratings         | 5 |
| 6.2 ESD Ratings                      |   |
| 6.3 Recommended Operating Conditions |   |
| 6.4 Thermal Information              | 6 |
| 6.5 Electrical Characteristics       | 6 |
| 6.6 Switching Characteristics        | 7 |
| 6.7 Typical Characteristics          |   |
| 7 Detailed Description               |   |
| 7.1 Overview                         |   |
| 7.2 Functional Block Diagram         |   |
| 7.3 Feature Description              |   |
| 1                                    |   |

| 7.4 Device Functional Modes                         | 16   |
|-----------------------------------------------------|------|
| 8 Application and Implementation                    | . 17 |
| 8.1 Application Information                         | 17   |
| 8.2 Typical Application                             |      |
| 8.3 Power Supply Recommendations                    | 22   |
| 8.4 Layout                                          | 23   |
| 9 Device and Documentation Support                  | 24   |
| 9.1 Device Support                                  | . 24 |
| 9.2 Documentation Support                           |      |
| 9.3 Receiving Notification of Documentation Updates | 24   |
| 9.4 Support Resources                               | 24   |
| 9.5 Trademarks                                      | 24   |
| 9.6 Electrostatic Discharge Caution                 | 24   |
| 9.7 Glossary                                        | 24   |
| 10 Mechanical, Packaging, and Orderable             |      |
| Information                                         | 25   |
| 10.1 Mechanical Data                                | 26   |
|                                                     |      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision A (July 2023) to Revision B (August 2023)         | Page |
|---|------------------------------------------------------------------------|------|
| • | Changed DRV (WSON) package from Advance Information to Production Data | 1    |
| • | Changed specifications for DRV package                                 | 6    |
|   | Added Output Noise vs Frequency and I <sub>OUT</sub> curve             |      |
|   | Added Recommended Layout (DRV Package) figure                          |      |
|   | Added Evaluation Module section                                        |      |
| _ |                                                                        |      |

## Changes from Revision \* (June 2022) to Revision A (July 2023)

Page

| • | Added DRV (WSON) package to document as Advance Information1                                   |
|---|------------------------------------------------------------------------------------------------|
| • | Changed fixed output voltage range from 0.5 V to 2.05 V to 0.5 V to 2.0 V throughout document1 |
| • | Changed description of packages in last paragraph of <i>Description</i> section1               |



# **5** Pin Configuration and Functions



# Figure 5-1. YCK Package, 6-Pin WCSP, 0.35-mm Pitch (Top View)

| PIN |       | ТҮРЕ   | DESCRIPTION                                                                                                                                                                                                                                                   |  |  |
|-----|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. | NAME  |        | DESCRIPTION                                                                                                                                                                                                                                                   |  |  |
| A1  | OUT   | Output | Regulated output pin. A $1-\mu F$ or greater capacitance is required from OUT to ground for stability.<br>For best transient response, use a $2.2-\mu F$ or larger ceramic capacitor from OUT to GND. Place the output capacitor as close to OUT as possible. |  |  |
| A2  | IN    | Input  | pin. A 0.75- $\mu$ F or greater capacitance is required from IN to ground for stability. For good ient response, use a 2.2- $\mu$ F or larger ceramic capacitor from IN to GND. Place the input citor as close to input of the device as possible.            |  |  |
| B1  | SENSE | Input  | NSE input. This pin is a feedback input to the regulator for SENSE connections. Connecting NSE to the load helps eliminate voltage errors resulting from trace resistance between OUT d the load.                                                             |  |  |
| B2  | EN    | Input  | Enable pin. Driving this pin to logic high enables the low-dropout regulator (LDO). Driving this pin to logic low disables the LDO. If enable functionality is not required, this pin must be connected to IN or BIAS.                                        |  |  |
| C1  | GND   |        | Ground pin. This pin must be connected to ground.                                                                                                                                                                                                             |  |  |
| C2  | BIAS  | Input  | BIAS pin. This pin enables the use of low-input voltage, low-output voltage (LILO) conditions. For best performance, use a 0.1- $\mu$ F or larger ceramic capacitor from BIAS to GND. Place the bias capacitor as close to BIAS as possible.                  |  |  |

## Table 5-1. Pin Functions: YCK Package





# Figure 5-2. DRV Package, 6-Pin WSON With Exposed Thermal Pad (Top View)

# Table 5-2. Pin Functions: DRV Package

|               | PIN  | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                       |  |  |
|---------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO.           | NAME | TIPE   | DESCRIPTION                                                                                                                                                                                                                                                       |  |  |
| 4             | BIAS | Input  | BIAS pin. This pin enables the use of LILO conditions. For best performance, use a $0.1$ - $\mu$ F or larger ceramic capacitor from BIAS to GND. Place the bias capacitor as close to BIAS as possible.                                                           |  |  |
| 3             | EN   | Input  | Enable pin. Driving this pin to logic high enables the LDO. Driving this pin to logic low disables the LDO. If enable functionality is not required, this pin must be connected to IN or BIAS.                                                                    |  |  |
| 5             | GND  | —      | Ground pin. This pin must be connected to ground.                                                                                                                                                                                                                 |  |  |
| 6             | IN   | Input  | Input pin. A 0.75- $\mu$ F or greater capacitance is required from IN to ground for stability. For good transient response, use a 2.2- $\mu$ F or larger ceramic capacitor from IN to GND. Place the input capacitor as close to input of the device as possible. |  |  |
| 1 OUT Outp    |      | Output | Regulated output pin. A 1- $\mu$ F or greater capacitance is required from OUT to ground for stability.<br>For best transient response, use a 2.2- $\mu$ F or larger ceramic capacitor from OUT to GND. Place the output capacitor as close to OUT as possible.   |  |  |
| 2 SENSE       |      | Input  | SENSE input. This pin is a feedback input to the regulator for SENSE connections. Connecting SENSE to the load helps eliminate voltage errors resulting from trace resistance between OUT and the load.                                                           |  |  |
| Thermal Pad — |      | _      | The thermal pad is electrically connected to the GND node. Connect to the GND plane for improved thermal performance.                                                                                                                                             |  |  |



# **6** Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range unless otherwise noted.<sup>(1)</sup>

|             |                                    | MIN               | MAX                                  | UNIT |
|-------------|------------------------------------|-------------------|--------------------------------------|------|
|             | Input, V <sub>IN</sub>             | -0.3              | 2.4                                  |      |
|             | Enable, V <sub>EN</sub>            | -0.3              | 6.0                                  |      |
| Voltage     | Bias, V <sub>BIAS</sub>            | -0.3              | 6.0                                  | V    |
|             | Sense, V <sub>SENSE</sub>          | -0.3              | V <sub>IN</sub> + 0.3 <sup>(2)</sup> |      |
|             | Output, V <sub>OUT</sub>           | -0.3              | V <sub>IN</sub> + 0.3 <sup>(2)</sup> |      |
| Current     | Maximum output                     | Internally limite | ly limited                           |      |
| Temperature | Operating junction, T <sub>J</sub> | -40               | 150                                  | °C   |
|             | Storage, T <sub>stg</sub>          | -65               | 150                                  | J    |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) The absolute maximum rating is 2.4 V or ( $V_{IN}$  + 0.3 V), whichever is less.

# 6.2 ESD Ratings

|                    |                                                                   |                                                                                | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±3000                                                                          | V     |      |
| V <sub>(ESD)</sub> | LICCI OSIAIIC UISCHAIGE                                           | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted). <sup>(1)</sup>

|                   |                                    | MIN                                      | NOM | MAX | UNIT |
|-------------------|------------------------------------|------------------------------------------|-----|-----|------|
| V <sub>IN</sub>   | Input voltage                      | 0.7                                      |     | 2.2 | V    |
| V <sub>BIAS</sub> | Bias voltage                       | Greater of 2.2 or V <sub>OUT</sub> + 1.4 |     | 5.5 | V    |
| V <sub>OUT</sub>  | Output voltage                     | 0.5                                      |     | 2.0 | V    |
| I <sub>OUT</sub>  | Peak output current                | 0                                        |     | 400 | mA   |
| C <sub>IN</sub>   | Input capacitance <sup>(2)</sup>   | 0.75                                     |     |     | μF   |
| C <sub>BIAS</sub> | Bias capacitance <sup>(3)</sup>    |                                          | 0.1 |     | μF   |
| C <sub>OUT</sub>  | Output capacitance, DRV package    | 1                                        |     | 22  | μF   |
| C <sub>OUT</sub>  | Output capacitance, YCK package    | 1                                        |     | 47  | μF   |
| ESR               | Output capacitor series resistance |                                          |     | 100 | mΩ   |
| TJ                | Operating junction temperature     | -40                                      |     | 125 | °C   |

(1) All voltages are with respect to GND.

(2) An input capacitor is required to counteract the effect of source resistance and inductance, which may in some cases cause symptoms of system level instability such as ringing or oscillation, especially in the presence of load transients. A larger input capacitor may be necessary depending on the source impedance and system requirements.

(3) A BIAS input capacitor is not required for LDO stability. However, a capacitor with a derated value of at least 0.1 µF is recommended to maintain transient, PSRR, and noise performance.



# 6.4 Thermal Information

|                       |                                                       | TPS        | TPS7A15     |      |  |
|-----------------------|-------------------------------------------------------|------------|-------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                         | DRV (WSON) | YCK (DSBGA) | UNIT |  |
|                       |                                                       | 6 PINS     | 6 PINS      |      |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance <sup>(2)</sup> | 75.7       | 148.5       | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance             | 89.1       | 1.3         | °C/W |  |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance                  | 35.0       | 42.1        | °C/W |  |
| ΨJT                   | Junction-to-top characterization parameter            | 4.0        | 0.5         | °C/W |  |
| Ψјв                   | Junction-to-board characterization parameter          | 35.0       | 42.1        | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance          | 19.7       | n/a         | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

(2) For information about how to improve junction-to-ambient thermal resistance, see the *An empirical analysis of the impact of board layout on LDO thermal performance* application note.

# **6.5 Electrical Characteristics**

specified at  $T_J = -40^{\circ}$ C to +125°C,  $V_{IN} = V_{OUT(NOM)} + 0.1$  V,  $V_{BIAS} =$  greater of 2.2 V or  $V_{OUT(NOM)} + 1.4$  V,  $I_{OUT} = 1$  mA,  $V_{EN} = 1.0$  V,  $C_{IN} = 1 \mu$ F,  $C_{OUT} = 1 \mu$ F, and  $C_{BIAS} = 0.1 \mu$ F, unless otherwise noted; all typical values are at  $T_J = 25^{\circ}$ C

|                                       | PARAMETER                                        | TEST CO                                                                                                                                                     | NDITIONS                                                 | MIN  | TYP   | MAX  | UNIT |
|---------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------|-------|------|------|
|                                       |                                                  |                                                                                                                                                             | $T_J = -40^{\circ}C \text{ to } +85^{\circ}C$            | -1.1 |       | 1    | %    |
| V <sub>OUT</sub>                      | Accuracy over temperature                        | $\begin{array}{l} V_{OUT(NOM)} + 0.1 \ V \leq \\ V_{IN} \leq 2.2 \ V, \\ \text{greater of } 2.2 \ V \ \text{or} \\ V_{OUT(NOM)} + 1.4 \ V \leq \end{array}$ | $T_J = -40^{\circ}C$<br>to +125°C, YCK<br>package        | -2.5 |       | 1    |      |
|                                       |                                                  | $V_{BIAS} \le 5.5 V$ ,<br>1 mA $\le I_{OUT} \le 400 mA$                                                                                                     | $T_J = -40$ °C<br>to +125°C, DRV<br>package              | -2   |       | 1    |      |
| $\Delta V_{OUT}$ / $\Delta V_{IN}$    | V <sub>IN</sub> line regulation                  | $V_{OUT(NOM)} + 0.1 V \le V_{I}$                                                                                                                            | <sub>N</sub> ≤2.2 V                                      | -2.5 | 0.013 | 2.5  | mV   |
| $\Delta V_{OUT}$ / $\Delta V_{BIAS}$  | V <sub>BIAS</sub> line regulation                | $V_{OUT(NOM)}$ + 1.4 V ≤ $V_E$                                                                                                                              | <sub>BIAS</sub> ≤ 5.5 V                                  | -2.5 | 0.02  | 2.5  | mV   |
| ΔV <sub>OUT</sub> / ΔI <sub>OUT</sub> | Load regulation                                  | 1 mA ≤ I <sub>OUT</sub> ≤ 400 mA                                                                                                                            |                                                          |      | 0.49  |      | %/A  |
|                                       |                                                  | 1 = 0 mA                                                                                                                                                    | $T_J = -40^{\circ}C \text{ to } +85^{\circ}C$            |      |       | 30   |      |
| I <sub>Q(BIAS)</sub>                  | Bias pin current                                 | I <sub>OUT</sub> = 0 mA                                                                                                                                     | $T_{J} = -40^{\circ}C \text{ to } +125^{\circ}C$         |      |       | 41   | μA   |
|                                       |                                                  | I <sub>OUT</sub> = 400 mA                                                                                                                                   | $T_{J} = -40^{\circ}C \text{ to } +125^{\circ}C$         |      |       | 6.5  | mA   |
| 1                                     | Input pin current <sup>(1)</sup>                 | I <sub>OUT</sub> = 0 mA                                                                                                                                     | $T_J = -40^{\circ}C$ to +85°C                            |      |       | 5.7  |      |
| I <sub>Q(IN)</sub>                    |                                                  | I <sub>OUT</sub> = 0 IIIA                                                                                                                                   | $T_{J} = -40^{\circ}C \text{ to } +125^{\circ}C$         |      |       | 17   | μA   |
| I <sub>GND</sub>                      | Ground pin current <sup>(1)</sup>                | I <sub>OUT</sub> = 400 mA                                                                                                                                   |                                                          |      | 320   | 500  | μA   |
| I <sub>SHDN(BIAS)</sub>               | V <sub>BIAS</sub> shutdown current               | V <sub>IN</sub> = 2.2 V, V <sub>BIAS</sub> = 5.5                                                                                                            | $V_{IN}$ = 2.2 V, $V_{BIAS}$ = 5.5 V, $V_{EN} \le 0.2$ V |      | 0.264 | 12   | μΑ   |
| I <sub>SHDN(IN)</sub>                 | V <sub>IN</sub> shutdown current                 | $V_{IN} = 1.8 \text{ V}, V_{BIAS} = 5.5 \text{ V}, V_{EN} \le 0.2 \text{ V}, T_{J} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$                   |                                                          |      | 0.5   | 5.7  | μA   |
|                                       |                                                  | V <sub>IN</sub> = 1.8 V, V <sub>BIAS</sub> = 5.5                                                                                                            | 5 V, V <sub>EN</sub> ≤ 0.2 V                             | ·    | 0.5   | 22   |      |
| I <sub>CL</sub>                       | Output current limit                             | $V_{OUT} = 0.95 \times V_{OUT(NOT)}$                                                                                                                        | M)                                                       | 450  | 800   | 1100 | mA   |
| I <sub>SC</sub>                       | Short-circuit current limit                      | V <sub>OUT</sub> = 0 V                                                                                                                                      |                                                          |      | 270   |      | mA   |
|                                       | V dramauturaltage(2)                             | $V_{IN} = 0.95 \times V_{OUT(nom)},$<br>$V_{OUT} \ge 0.6 V, DRV pace$                                                                                       | I <sub>OUT</sub> = 400 mA,<br>kage                       |      | 31    | 80   |      |
| V <sub>DO(IN)</sub>                   | V <sub>IN</sub> dropout voltage <sup>(2)</sup>   | $V_{IN} = 0.95 \times V_{OUT(nom)}, I_{OUT} = 400 \text{ mA}, V_{OUT} \ge 0.6 \text{ V}, YCK \text{ package}$                                               |                                                          |      | 31    | 80   | mV   |
| V                                     | V dropout voltage <sup>(2)</sup>                 | V <sub>BIAS</sub> = greater of 1.7 V<br>V <sub>SENSE</sub> = 0.95 × V <sub>OUT(I</sub><br>DRV package                                                       |                                                          |      |       | 1.3  | M    |
| V <sub>DO(BIAS)</sub>                 | V <sub>BIAS</sub> dropout voltage <sup>(2)</sup> | $V_{BIAS} = greater of 1.7 V or V_{OUT(nom)} + 0.6 V, \\ V_{SENSE} = 0.95 \times V_{OUT(nom)}, I_{OUT} = 400 \text{ mA}, \\ YCK package$                    |                                                          |      |       | 1    | V    |

## 6.5 Electrical Characteristics (continued)

specified at  $T_J = -40^{\circ}$ C to +125°C,  $V_{IN} = V_{OUT(NOM)} + 0.1$  V,  $V_{BIAS} =$  greater of 2.2 V or  $V_{OUT(NOM)} + 1.4$  V,  $I_{OUT} = 1$  mA,  $V_{EN} = 1.0$  V,  $C_{IN} = 1 \mu$ F,  $C_{OUT} = 1 \mu$ F, and  $C_{BIAS} = 0.1 \mu$ F, unless otherwise noted; all typical values are at  $T_J = 25^{\circ}$ C

|                              | PARAMETER                                      | TEST CO                                                       | NDITIONS                  | MIN  | TYP  | MAX  | UNIT                 |  |  |  |
|------------------------------|------------------------------------------------|---------------------------------------------------------------|---------------------------|------|------|------|----------------------|--|--|--|
|                              |                                                | 6 - 400 11-                                                   | I <sub>OUT</sub> = 3 mA   |      | 90   |      |                      |  |  |  |
|                              |                                                | f = 100 Hz                                                    | I <sub>OUT</sub> = 400 mA |      | 71   |      |                      |  |  |  |
|                              |                                                | f = 1 kHz                                                     | I <sub>OUT</sub> = 3 mA   |      | 84   |      |                      |  |  |  |
|                              |                                                |                                                               | I <sub>OUT</sub> = 400 mA |      | 73   |      |                      |  |  |  |
|                              |                                                | f = 10 kHz                                                    | I <sub>OUT</sub> = 3 mA   |      | 70   |      |                      |  |  |  |
| V <sub>IN</sub> PSRR         | V <sub>IN</sub> power-supply rejection         |                                                               | I <sub>OUT</sub> = 400 mA | 58   |      |      | dB                   |  |  |  |
| VIN FORK                     | ratio                                          | f = 100 kHz                                                   | I <sub>OUT</sub> = 3 mA   |      | 53   |      | uВ                   |  |  |  |
|                              |                                                | 1 - 100 KHZ                                                   | I <sub>OUT</sub> = 400 mA |      | 40   |      |                      |  |  |  |
|                              |                                                | f = 1 MHz                                                     | I <sub>OUT</sub> = 3 mA   |      | 65   | 65   |                      |  |  |  |
|                              |                                                |                                                               | I <sub>OUT</sub> = 400 mA |      | 23   |      |                      |  |  |  |
|                              |                                                | f = 1 MHz,                                                    | I <sub>OUT</sub> = 3 mA   | 65   |      |      |                      |  |  |  |
|                              |                                                | $V_{IN} = V_{OUT} + 150 \text{ mV}$                           | I <sub>OUT</sub> = 400 mA | 40   |      |      |                      |  |  |  |
|                              |                                                | f = 1 kHz,                                                    |                           |      | 65   |      |                      |  |  |  |
|                              | V <sub>BIAS</sub> power-supply rejection ratio | f = 100 kHz                                                   | I <sub>OUT</sub> = 400 mA | 47   |      |      | dB                   |  |  |  |
|                              |                                                | f = 1 MHz                                                     |                           | 26   |      |      |                      |  |  |  |
| V <sub>n</sub>               | Output voltage noise                           | Bandwidth = 10 Hz to<br>$V_{OUT}$ = 0.8 V, $I_{OUT}$ = 4      | ,                         |      | 7.2  |      | $\mu V_{\text{RMS}}$ |  |  |  |
| M                            | Bias supply UVLO                               | V <sub>BIAS</sub> rising                                      |                           | 1.15 | 1.42 | 1.7  | V                    |  |  |  |
| V <sub>UVLO(BIAS)</sub>      |                                                | V <sub>BIAS</sub> falling                                     |                           | 1.0  | 1.3  | 1.64 | v                    |  |  |  |
| V <sub>UVLO_HYST(BIAS)</sub> | Bias supply hysteresis                         | V <sub>BIAS</sub> hysteresis                                  |                           |      | 103  |      | mV                   |  |  |  |
| M                            | Input supply UVLO                              | V <sub>IN</sub> rising                                        |                           | 584  | 603  | 623  | mV                   |  |  |  |
| V <sub>UVLO(IN)</sub>        |                                                | V <sub>IN</sub> falling                                       |                           | 530  | 552  | 566  | IIIV                 |  |  |  |
| V <sub>UVLO_HYST(IN)</sub>   | Input supply hysteresis                        | V <sub>IN</sub> hysteresis                                    |                           |      | 55   |      | mV                   |  |  |  |
| t <sub>STR</sub>             | Start-up time <sup>(3)</sup>                   |                                                               |                           |      | 200  |      | μs                   |  |  |  |
| V <sub>HI(EN)</sub>          | EN pin logic high voltage                      |                                                               |                           | 0.6  |      |      | V                    |  |  |  |
| V <sub>LO(EN)</sub>          | EN pin logic low voltage                       |                                                               |                           |      |      | 0.25 | v                    |  |  |  |
| I <sub>EN</sub>              | EN pin current                                 | EN = 5.5 V                                                    |                           | -20  | 10   | 30   | nA                   |  |  |  |
| R <sub>PULLDOWN</sub>        | Pulldown resistor                              | $V_{IN} = 0.9 V, V_{OUT(nom)}$<br>$V_{EN} = 0 V, P$ version o |                           |      | 36   |      | Ω                    |  |  |  |
| T <sub>SD</sub>              | Thermal shutdown                               | Shutdown, temperatur                                          | e rising                  |      | 165  |      | °C                   |  |  |  |
| ' SD                         | temperature                                    | Reset, temperature fal                                        | ling                      |      | 140  |      | U                    |  |  |  |

(1) This current flowing from  $V_{IN}$  to GND.

(2) Dropout is not measured for  $V_{OUT} < 0.6 V$ .  $V_{BIAS}$  must be 2.2 V or greater for specified dropout value.

(3) Startup time = time from EN assertion to  $0.95 \times V_{OUT(NOM)}$ .

# 6.6 Switching Characteristics

specified at  $T_J = -40^{\circ}$ C to +85°C,  $V_{IN} = V_{OUT(NOM)} + 0.1 \text{ V}$ ,  $V_{BIAS} = \text{greater of } 2.2 \text{ V or } V_{OUT(NOM)} + 1.4 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = 1.0 \text{ V}$ ,  $C_{IN} = 1 \mu$ F,  $C_{OUT} = 1 \mu$ F, and  $C_{BIAS} = 0.1 \mu$ F (unless otherwise noted); all typical values are at  $T_J = 25^{\circ}$ C; all transient numbers are over multiple load and line pulses. 100µs on (high load) / 100µs off (low load)

|                                                | PARAMETER                                                      |                                                                                 | TEST CONDITIONS                                                                     | MIN | TYP | MAX                | UNIT              |
|------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----|-----|--------------------|-------------------|
| $\Delta V_{OUT}$ Line transient <sup>(1)</sup> |                                                                | $V_{IN} = (V_{OUT(NOM)} + 0.1 \text{ V})$ to 2.1 V                              | Transition time, t <sub>R</sub> = 1 V / μs                                          |     |     | 1                  | %Vout             |
| $\Delta V_{OUT}$ Line transient <sup>(1)</sup> | V <sub>IN</sub> = 2.1 V to (V <sub>OUT(NOM</sub> )<br>+ 0.1 V) | Transition time, t <sub>F</sub> = 1 V / μs                                      | -1                                                                                  |     |     | 70 V OUT           |                   |
| ۸)/                                            | Load transient <sup>(1)</sup>                                  | I <sub>OUT</sub> = 1 mA to 250 mA                                               | Transition time, t <sub>R</sub> = 10 μs, t <sub>F</sub> = 10 μs, t <sub>OFF</sub> = | -5  |     |                    | %V <sub>OUT</sub> |
| $\Delta V_{OUT}$ Load transient <sup>(1)</sup> | I <sub>OUT</sub> = 250 mA to 1 mA                              | 200 μs, t <sub>ON</sub> = 1 ms, C <sub>IN</sub> = 2 μF, C <sub>OUT</sub> = 2 μF |                                                                                     |     | 5   | <sup>70</sup> VOUT |                   |

(1) This specification is verified by design.



# **6.7 Typical Characteristics**



















# 7 Detailed Description

# 7.1 Overview

The TPS7A15 is a low-input, ultra-low dropout, low-quiescent-current linear regulator that is optimized for excellent transient performance. These characteristics make the device ideal for most battery-powered applications. The low operating  $V_{IN} - V_{OUT}$  voltage combined with the BIAS pin dramatically improve the efficiency of low-voltage output applications by powering the voltage reference and control circuitry and allowing the use of a pre-regulated, low-voltage input supply (IN) for the main power path. This low-dropout regulator (LDO) offers foldback current limit, shutdown, thermal protection, and active discharge.

# 7.2 Functional Block Diagram





# 7.3 Feature Description

#### 7.3.1 Excellent Transient Response

The TPS7A15 responds quickly to a change on the input supply (line transient) or the output current (load transient) given the device high input impedance and low output impedance across frequency. This same capability also means that this LDO has a high power-supply rejection ratio (PSRR) and, when coupled with a low internal noise-floor ( $e_n$ ), the LDO approximates an ideal power supply with outstanding line and load transient performance.

The choice of external component values optimizes the transient response; see the *Input, Output, and Bias Capacitor Requirements* section for proper capacitor selection.

#### 7.3.2 Active Overshoot Pulldown Circuitry

When the LDO is active (when  $V_{EN} \ge V_{HIGH(EN)}$ ), and the output voltage rises above the nominal voltage, a current sink in series with a resistor connected to  $V_{OUT}$  is enabled and the output is pulled down until near to the nominal voltage. This feature helps reduce overshoot when recovering from transients.

#### 7.3.3 Global Undervoltage Lockout (UVLO)

The TPS7A15 uses two undervoltage lockout circuits: one on the BIAS pin and one on the IN pin to prevent the device from turning on before both  $V_{BIAS}$  and  $V_{IN}$  rise above the lockout voltages. The two UVLO signals are connected internally through an AND gate, as shown in Figure 7-1, that turns off the device when the voltage on either input is below the respective UVLO thresholds.



Figure 7-1. Global UVLO Circuit

#### 7.3.4 Enable Input

The enable input (EN) is active high. Applying a voltage greater than  $V_{EN(HI)}$  to EN enables the regulator output voltage, and applying a voltage less than  $V_{EN(LOW)}$  to EN disables the regulator output. If independent control of the output voltage is not needed, connect EN to either IN or BIAS.

#### 7.3.5 Internal Foldback Current Limit

The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brick-wall foldback scheme. The current limit transitions from a brick-wall scheme to a foldback scheme at the foldback voltage (V<sub>FOLDBACK</sub>).

In a high-load current fault with the output voltage above  $V_{FOLDBACK}$ , the brick-wall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below  $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted to GND, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ).  $I_{CL}$  and  $I_{SC}$  are listed in the *Electrical Characteristics* table.

## For this device, $V_{FOLDBACK} = 60\% \times V_{OUT(nom)}$ .

The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brick-wall current limit, the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below  $V_{\text{FOLDBACK}}$ , the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below V<sub>FOLDBACK</sub>, the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on.



If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application note.

Figure 7-2 shows a diagram of the foldback current limit.



Figure 7-2. Foldback Current Limit

#### 7.3.6 Active Discharge

The active discharge function uses an internal MOSFET that connects a resistor ( $R_{PULLDOWN}$ ) to ground when the LDO is disabled in order to actively discharge the output voltage. The active discharge circuit is activated by driving EN to logic low to disable the device, when the voltage at IN or BIAS is below the UVLO threshold, or when the regulator is in thermal shutdown. Active discharge does not operate when both IN and BIAS are off, because this function requires sufficient input voltage to turn on the internal MOSFET.

The discharge time after disabling the device depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_L$ ) in parallel with the pulldown resistor.

Do not rely on the active discharge circuit for discharging a large amount of output capacitance after the input supply has collapsed because reverse current can flow from the output to the input. This reverse current flow can cause damage to the device. Limit reverse current to no more than 5% of the device-rated current.

#### 7.3.7 Thermal Shutdown

The internal thermal shutdown protection circuit disables the output when the thermal junction temperature ( $T_J$ ) of the pass transistor rises to the thermal shutdown temperature threshold,  $T_{SD(shutdown)}$  (typical). The thermal shutdown circuit hysteresis ensures that the LDO resets (turns on) when the temperature falls to  $T_{SD(reset)}$  (typical).

The thermal time constant of the semiconductor die is fairly short; thus, the device can cycle on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during start up can be high from large  $V_{IN} - V_{OUT}$  voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before start up completes.

For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed operational



specifications. Although the internal protection circuitry of the device is designed to protect against thermal overload conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability.

## 7.4 Device Functional Modes

Table 7-1 shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values.

| OPERATING MODE                                               | PARAMETER                                                                                                           |                                             |                                       |                                    |                                                  |  |  |  |  |  |  |
|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------|------------------------------------|--------------------------------------------------|--|--|--|--|--|--|
| OPERATING MODE                                               | V <sub>IN</sub>                                                                                                     | V <sub>BIAS</sub>                           | V <sub>EN</sub>                       | I <sub>OUT</sub>                   | TJ                                               |  |  |  |  |  |  |
| Normal mode                                                  | $\label{eq:VIN} \begin{array}{l} V_{IN} \geq V_{OUT \ (nom)} + V_{DO} \\ and \ V_{IN} \geq V_{IN(min)} \end{array}$ | $V_{BIAS} \ge V_{OUT} + V_{DO(BIAS)}$       | $V_{EN} \ge V_{HI(EN)}$               | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>SD</sub> for<br>shutdown |  |  |  |  |  |  |
| Dropout mode                                                 | V <sub>IN(min)</sub> < V <sub>IN</sub> <<br>V <sub>OUT (nom)</sub> + V <sub>DO(IN)</sub>                            | $V_{BIAS} < V_{OUT} + V_{DO(BIAS)}$         | $V_{EN} > V_{HI(EN)}$                 | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>SD</sub> for<br>shutdown |  |  |  |  |  |  |
| Disabled mode<br>(any true condition<br>disables the device) | V <sub>IN</sub> < V <sub>UVLO(IN)</sub>                                                                             | V <sub>BIAS</sub> < V <sub>BIAS(UVLO)</sub> | V <sub>EN</sub> < V <sub>LO(EN)</sub> | _                                  | T <sub>J</sub> ≥ T <sub>SD</sub> for<br>shutdown |  |  |  |  |  |  |

#### Table 7-1. Device Functional Mode Comparison

## 7.4.1 Normal Mode

The device regulates to the nominal output voltage when the following conditions are met:

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>)
- The bias voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>)
- The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>)
- The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < T<sub>SD(shutdown)</sub>)
- The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold

#### 7.4.2 Dropout Mode

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. Similarly, if the bias voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode as well. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output voltage deviations.

When the device is in a steady dropout state (defined as when the device is in dropout,  $V_{IN} < V_{OUT(NOM)} + V_{DO}$  or  $V_{BIAS} < V_{OUT(NOM)} + V_{DO}$  directly after being in normal regulation state, but not during start up), the pass transistor is driven into ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short time when the device pulls the pass transistor back into the linear region.

#### 7.4.3 Disabled Mode

The output of the device can be shut down by forcing the voltage of the enable pin to less than the maximum EN pin low-level voltage (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off, internal circuits are shut down, and the output voltage is actively discharged to ground by an internal discharge circuit from the output to ground.



# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

Successfully implementing an LDO in an application depends on the application requirements. This section discusses key device features and how to best implement them to achieve a reliable design.

#### 8.1.1 Recommended Capacitor Types

The regulator is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input, output, and bias pins. Multilayer ceramic capacitors are the industry standard for use with LDOs, but must be used with good judgment. Ceramic capacitors that use X7R-, X5R-, and COG-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance. Regardless of the ceramic capacitor type selected, ceramic capacitance varies with operating voltage and temperature. Generally, assume that effective capacitance decreases by as much as 50%. The input, output, and bias capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value.

#### 8.1.2 Input, Output, and Bias Capacitor Requirements

A minimum input ceramic capacitor is required for stability. A minimum output ceramic capacitor is also required for stability; see the *Recommended Operating Conditions* table for the minimum capacitor values.

The input capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. A higher-value input capacitor can be necessary if large, fast rise-time load or line transients are anticipated, or if the device is located several inches from the input power source. Dynamic performance of the device is improved with the use of an output capacitance larger than the minimum value specified in the *Recommended Operating Conditions* table, thus use a larger capacitance than the minimum value when practical.

Although a bias capacitor is not required, good design practice is to connect a  $0.1-\mu$ F ceramic capacitor from BIAS to GND. This capacitor counteracts reactive bias source effects if the source impedance is not sufficiently low. If the BIAS source is susceptible to fast voltage drops (for example, a 2-V drop in less than 1 µs) when the LDO load current is near the maximum value, the BIAS voltage drop can cause the output voltage to fall briefly. In such cases, use a BIAS capacitor large enough to slow the voltage ramp rate to less than 0.5 V/µs. For smaller or slower BIAS transients, any output voltage dips must be less than 5% of the nominal voltage.

Place the input, output, and bias capacitors as close as possible to the device to minimize the effects of trace parasitic impedance.

#### 8.1.3 Dropout Voltage

Dropout voltage ( $V_{DO}$ ) is defined as the input voltage minus the output voltage ( $V_{IN} - V_{OUT}$ ) at the rated output current ( $I_{RATED}$ ), where the pass transistor is fully on.  $I_{RATED}$  is the maximum  $I_{OUT}$  listed in the *Recommended Operating Conditions* table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well.

For a CMOS regulator, the dropout voltage is determined by the drain-source, on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. Use Equation 1 to calculate the  $R_{DS(ON)}$  of the device.



$$R_{DS(ON)} = \frac{V_{DO}}{I_{RATED}}$$

(1)

Using a bias rail enables the TPS7A15 to achieve a lower dropout voltage between IN and OUT. However, a minimum bias voltage above the nominal programmed output voltage must be maintained. Figure 6-12 specifies the minimum  $V_{BIAS}$  headroom required to maintain output regulation.

## 8.1.4 Behavior During Transition From Dropout Into Regulation

Some applications can have transients that place this device into dropout, especially when this device can be powered from a battery with relatively high ESR. The load transient saturates the output stage of the error amplifier when the pass transistor is driven fully on, making the pass transistor function like a resistor from  $V_{IN}$  to  $V_{OUT}$ . The error amplifier response time to this load transient is limited because the error amplifier must first recover from saturation and then places the pass transistor back into active mode. During this time,  $V_{OUT}$  overshoots because the pass transistor is functioning as a resistor from  $V_{IN}$  to  $V_{OUT}$ .

When  $V_{IN}$  ramps up slowly for start up, the slow ramp-up voltage can place the device in dropout. As with many other LDOs, the output can overshoot on recovery from this condition. However, this condition is easily avoided through the use of the enable signal.

If operating under these conditions, apply a higher dc load or increase the output capacitance to reduce the overshoot. These solutions provide a path to dissipate the excess charge.

#### 8.1.5 Device Enable Sequencing Requirement

The IN, BIAS, and EN pin voltages can be sequenced in any order without causing damage to the device. Start up is always monotonic regardless of the sequencing order or the ramp rates of the IN, BIAS, and EN pins. See the *Recommended Operating Conditions* table for proper voltage ranges of the IN, BIAS, and EN pins.

#### 8.1.6 Load Transient Response

The load-step transient response is the output voltage response by the LDO to a step in load current while output voltage regulation is maintained. See the *Typical Characteristics* section for the typical load transient response. There are two key transitions during a load transient response: the transition from a light to a heavy load, and the transition from a heavy to a light load. The regions in Load Transient Waveform are broken down as described in this section. Regions A, E, and H are where the output voltage is in steady-state operation.



Figure 8-1. Load Transient Waveform

During transitions from a light load to a heavy load, the following behavior can be observed:

- Initial voltage dip is a result of the depletion of the output capacitor charge and parasitic impedance to the output capacitor (region B)
- Recovery from the dip results from the LDO increasing the sourcing current, and leads to output voltage regulation (region C)

During transitions from a heavy load to a light load, the:

- Initial voltage rise results from the LDO sourcing a large current, and leads to an increase in the output capacitor charge (region F)
- Recovery from the rise results from the LDO decreasing the sourcing current in combination with the load discharging the output capacitor (region G)



A larger output capacitance reduces the peaks during a load transient but slows down the response time of the device. A larger dc load also reduces the peaks because the amplitude of the transition is lowered and a higher current discharge path is provided for the output capacitor.

#### 8.1.7 Undervoltage Lockout Circuit Operation

The V<sub>IN</sub> UVLO circuit makes sure that the device remains disabled before the input supply reaches the minimum operational voltage range. The V<sub>IN</sub> UVLO circuit also makes sure that the device shuts down when the input supply collapses. Similarly, the V<sub>BIAS</sub> UVLO circuit makes sure that the device stays disabled before the bias supply reaches the minimum operational voltage range. The V<sub>BIAS</sub> UVLO circuit also makes sure that the device stays disabled before the bias supply reaches the minimum operational voltage range. The V<sub>BIAS</sub> UVLO circuit also makes sure that the device shuts down when the bias supply collapses.

*Typical VIN or VBIAS UVLO Circuit Operation* depicts the UVLO circuit response to various input or bias voltage events. The diagram can be separated into the following parts:

- Region A: The output remains off while either the input or bias voltage is below the UVLO rising threshold.
- Region B: Normal operation, regulating device.
- Region C: Brownout event above the UVLO falling threshold (UVLO rising threshold UVLO hysteresis). The output can possibly fall out of regulation but the device is still enabled.
- Region D: Normal operation, regulating device.
- Region E: Brownout event below the UVLO falling threshold. The device is disabled in most cases and the output falls as a result of the load and active discharge circuit. The device is reenabled when the UVLO rising threshold is reached and a normal start up follows.
- Region F: Normal operation followed by the input or bias falling to the UVLO falling threshold.
- Region G: The device is disabled when either the input or bias voltage falls below the UVLO falling threshold to 0 V. The output falls as a result of the load and active discharge circuit.



Figure 8-2. Typical V<sub>IN</sub> or V<sub>BIAS</sub> UVLO Circuit Operation

#### 8.1.8 Power Dissipation (P<sub>D</sub>)

Circuit reliability demands that proper consideration be given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free as possible of other heat-generating devices that cause added thermal stresses.

Equation 2 calculates the maximum allowable power dissipation for the device in a given package:

$$P_{D-MAX} = [(T_J - T_A) / R_{\theta JA}]$$
<sup>(2)</sup>

Equation 3 represents the actual power being dissipated in the device:

$$P_{D} = [(I_{GND(IN)} + I_{IN}) \times V_{IN} + I_{GND(BIAS)} \times V_{BIAS}] - (I_{OUT} \times V_{OUT})$$
(3)

If the load current is much greater than I<sub>GND(IN)</sub> and I<sub>GND(BIAS)</sub>, Equation 3 can be simplified as:

$$P_{\rm D} = (V_{\rm IN} - V_{\rm OUT}) \times I_{\rm OUT} \tag{4}$$

#### Copyright © 2023 Texas Instruments Incorporated



(6)

(7)

Power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the TPS7A15 allows for maximum efficiency across a wide range of output voltages.

The main heat conduction path for the device depends on the ambient temperature and the thermal resistance across the various interfaces between the die junction and ambient air.

The maximum power dissipation determines the maximum allowable junction temperature  $(T_J)$  for the device. According to Equation 5, maximum power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance  $(R_{\theta JA})$  of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ . The equation is rearranged in Equation 6 for output current.

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$
(5)

$$I_{OUT} = (T_J - T_A) / [R_{\theta JA} \times (V_{IN} - V_{OUT})]$$

Unfortunately, this thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $R_{\theta JA}$  recorded in the *Thermal Information* table is determined by the JEDEC standard, PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. For a well-designed thermal layout,  $R_{\theta JA}$  is actually the sum of the YCK package junction-to-case (bottom) thermal resistance ( $R_{\theta JC(bot)}$ ) plus the thermal resistance contribution by the PCB copper.

#### 8.1.9 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi ( $\Psi$ ) thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) are used in accordance with Equation 7 and are given in the *Electrical Characteristics* table.

where:

- P<sub>D</sub> is the power dissipated as explained in Equation 3 and the *Power Dissipation (P<sub>D</sub>)* section
- T<sub>T</sub> is the temperature at the center-top of the device package
- T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge

#### 8.1.10 Recommended Area for Continuous Operation

The operational area of an LDO is limited by the dropout voltage, output current, junction temperature, and input voltage. The recommended area for continuous operation for a linear regulator is illustrated in Figure 8-3 and can be separated into the following regions:

- Dropout voltage limits the minimum differential voltage between the input and the output (V<sub>IN</sub> V<sub>OUT</sub>) at a given output current level; see the *Dropout Mode* section for more details.
- The rated output current limits the maximum recommended output current level. Exceeding this rating causes the device to fall out of specification.
- The rated junction temperature limits the maximum junction temperature of the device. Exceeding this rating causes the device to fall out of specification and reduces long-term reliability.
  - Figure 8-3 provides the shape of the slope. The slope is nonlinear because the maximum rated junction temperature of the LDO is controlled by the power dissipation across the LDO; thus, when V<sub>IN</sub> – V<sub>OUT</sub> increases the output current must decrease.
- The rated input voltage range governs both the minimum and maximum of  $V_{IN} V_{OUT}$ .





Figure 8-3. Continuous Operation Diagram With Description of Regions

# 8.2 Typical Application



Figure 8-4. High-Efficiency Supply From a Rechargeable Battery

# 8.2.1 Design Requirements

 Table 8-1 lists the parameters for this design example.

| Table 8-1. Design Parameters |                |  |  |  |  |  |  |
|------------------------------|----------------|--|--|--|--|--|--|
| DESIGN PARAMETER             | EXAMPLE VALUE  |  |  |  |  |  |  |
| V <sub>IN</sub>              | 1.05 V         |  |  |  |  |  |  |
| V <sub>BIAS</sub>            | 2.4 V to 5.5 V |  |  |  |  |  |  |
| V <sub>OUT</sub>             | 0.9 V          |  |  |  |  |  |  |
| I <sub>OUT</sub>             | 350 mA         |  |  |  |  |  |  |

| Table | 8-1.  | Desian  | Parameters |
|-------|-------|---------|------------|
| Table | • • • | Doolgii |            |

#### 8.2.2 Detailed Design Procedure

This design example is powered by a rechargeable battery that can be a building block in many portable applications. Noise-sensitive portable electronics require an efficient, small-size solution for the power supply. Traditional LDOs are known for low efficiency in contrast to low-input, low-output voltage (LILO) LDOs, such as the TPS7A15. Using a bias rail in the TPS7A15 allows the device to operate at a lower input voltage, thus reducing the voltage drop across the pass transistor and maximizing device efficiency. The low voltage drop allows the efficiency of the LDO to approximate that of a DC/DC converter. Equation 8 calculates the efficiency for this design.

Efficiency = 
$$\eta = P_{OUT} / P_{IN} \times 100 \% = (V_{OUT} \times I_{OUT}) / (V_{IN} \times I_{IN} + V_{BIAS} \times I_{BIAS}) \times 100 \%$$
 (8)



Equation 8 reduces to Equation 9 because the design example load current is much greater than the quiescent current of the bias rail.

Efficiency = 
$$\eta = (V_{OUT} \times I_{OUT}) / (V_{IN} \times I_{IN}) \times 100\%$$
 (9)

For this design example, the 0.9-V output version (TPS7A1509) is selected. A nominal 1.05-V input supply comes from a DC/DC converter connected to the battery. Use a minimum 1.0- $\mu$ F input capacitor to minimize the effect of resistance and inductance between the 1.05-V source and the LDO input. Use a minimum 2.2- $\mu$ F output capacitor for stability and good load transient response.

The dropout voltage (VDO) is less than 80 mV maximum at a 0.9-V output voltage and 400-mA output current, so there are no dropout issues with a minimum input voltage of 1.0 V and a maximum output current of 200 mA. In addition, the TPS7A15 is designed to meet key specifications so long as the input voltage is at least 100 mV greater than the output voltage.

#### 8.2.3 Application Curve



Figure 8-5. V<sub>IN</sub> Dropout Voltage vs I<sub>OUT</sub>

# 8.3 Power Supply Recommendations

This LDO is designed to operate from an input supply voltage range of 0.7 V to 2.2 V and a bias supply voltage range of 2.2 V to 5.5 V. The input and bias supplies must be well regulated and free of spurious noise. To make sure that the output voltage is well regulated and dynamic performance is at optimum, the input supply must be at least  $V_{OUT(nom)} + V_{DO}$  and  $V_{BIAS} = V_{OUT(nom)} + V_{DO(BIAS)}$ .



# 8.4 Layout

## 8.4.1 Layout Guidelines

For correct printed circuit board (PCB) layout, follow these guidelines:

- Place input, output, and bias capacitors as close to the device as possible
- Use copper planes for device connections to optimize thermal performance
- Place thermal vias around the device to distribute heat

## 8.4.2 Layout Examples



Figure 8-6. Recommended Layout (YCK Package)



Figure 8-7. Recommended Layout (DRV Package)



## 9 Device and Documentation Support

## 9.1 Device Support

#### 9.1.1 Development Support

#### 9.1.1.1 Evaluation Module

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS7A15. The EVM can be requested at the Texas Instruments web site through the product folder or purchased directly from the TI eStore.

(1) (0)

#### 9.1.2 Device Nomenclature

| Table 9-1. Device Nomenclature <sup>(1)</sup> (2) |                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| PRODUCT                                           | DESCRIPTION                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|                                                   | <ul> <li>xx(x) is the nominal output voltage. Two or more digits are used in the ordering number (for example, 09 = 0.9 V; 95 = 0.95 V; 125 = 1.25 V).</li> <li>P indicates an active pull down; if there is no P, then the device does not have the active pull-down</li> </ul> |  |  |  |  |  |  |
| TPS7A15 <b>xx(x)(P)yyyz</b>                       | feature.<br><b>yyy</b> is the package designator.<br><b>z</b> is the package quantity. R is for reel (12000 pieces for YBK package; 3000 pieces for DRV package).                                                                                                                |  |  |  |  |  |  |

(1) For the most current package and ordering information see the *Package Option Addendum* at the end of this document, or visit the device product folder on www.ti.com.

(2) Output voltages from 0.5 V to 2.0 V in 25-mV increments are available. Contact TI for details and availability.

#### 9.2 Documentation Support

#### 9.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Using New Thermal Metrics application note
- Texas Instruments, AN-1112 DSBGA Wafer Level Chip Scale Package application note
- Texas Instruments, TPS7A15EVM-096 Evaluation Module user guide

#### 9.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **10.1 Mechanical Data**

# YCK0006-C02



# **PACKAGE OUTLINE**

# DSBGA - 0.33 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
 This drawing is subject to change without notice.





YCK0006-C02

# EXAMPLE BOARD LAYOUT

## DSBGA - 0.33 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

 Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).





# EXAMPLE STENCIL DESIGN

# YCK0006-C02

## DSBGA - 0.33 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |                 | (6)                           |                    |              | × /                     |         |
| TPS7A1506PDRVR   | ACTIVE | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 38JH                    | Samples |
| TPS7A1508PDRVR   | ACTIVE | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 36OH                    | Samples |
| TPS7A1508PYCKR   | ACTIVE | DSBGA        | YCK                | 6    | 12000          | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | MW                      | Samples |
| TPS7A1509PDRVR   | ACTIVE | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 36PH                    | Samples |
| TPS7A1509PYCKR   | ACTIVE | DSBGA        | YCK                | 6    | 12000          | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | MV                      | Samples |
| TPS7A1510PDRVR   | ACTIVE | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 36QH                    | Samples |
| TPS7A1512PDRVR   | ACTIVE | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 36TH                    | Samples |
| TPS7A1518PDRVR   | ACTIVE | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 36VH                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com

Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |       |                          |                          |            | 2          | -          |            |           |                  |
|-----------------------------|-----------------|--------------------|---|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ   | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS7A1506PDRVR              | WSON            | DRV                | 6 | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1508PDRVR              | WSON            | DRV                | 6 | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1508PYCKR              | DSBGA           | YCK                | 6 | 12000 | 180.0                    | 8.4                      | 0.8        | 1.1        | 0.34       | 2.0        | 8.0       | Q1               |
| TPS7A1508PYCKR              | DSBGA           | YCK                | 6 | 12000 | 180.0                    | 8.4                      | 0.8        | 1.1        | 0.34       | 2.0        | 8.0       | Q1               |
| TPS7A1509PDRVR              | WSON            | DRV                | 6 | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1509PYCKR              | DSBGA           | YCK                | 6 | 12000 | 180.0                    | 8.4                      | 0.8        | 1.1        | 0.34       | 2.0        | 8.0       | Q1               |
| TPS7A1509PYCKR              | DSBGA           | YCK                | 6 | 12000 | 180.0                    | 8.4                      | 0.8        | 1.1        | 0.34       | 2.0        | 8.0       | Q1               |
| TPS7A1510PDRVR              | WSON            | DRV                | 6 | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1512PDRVR              | WSON            | DRV                | 6 | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1518PDRVR              | WSON            | DRV                | 6 | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Sep-2023



| All dimensions are nominal | De altre en Trema | Dealers Drawing | Dive | 200   | 1           |            |             |
|----------------------------|-------------------|-----------------|------|-------|-------------|------------|-------------|
| Device                     | Package Type      | Package Drawing | Pins | SPQ   | Length (mm) | Width (mm) | Height (mm) |
| TPS7A1506PDRVR             | WSON              | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1508PDRVR             | WSON              | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1508PYCKR             | DSBGA             | YCK             | 6    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1508PYCKR             | DSBGA             | YCK             | 6    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1509PDRVR             | WSON              | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1509PYCKR             | DSBGA             | YCK             | 6    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1509PYCKR             | DSBGA             | YCK             | 6    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1510PDRVR             | WSON              | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1512PDRVR             | WSON              | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1518PDRVR             | WSON              | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |

# **DRV 6**

# **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **DRV0006A**



# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **DRV0006A**

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature

number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



# **DRV0006A**

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated