







SLVSDQ0J - SEPTEMBER 2017 - REVISED AUGUST 2023

**TPS7B82-Q1** 

## TPS7B82-Q1 Automotive 300-mA, High-Voltage, Ultra-Low-I<sub>Q</sub> Low-Dropout Regulator

#### 1 Features

- AEC-Q100 qualified for automotive applications:
  - Temperature grade 1: –40°C ≤ T<sub>A</sub> ≤ 125°C
  - Temperature grade 0: –40°C ≤ T<sub>A</sub> ≤ 150°C
- Extended junction temperature range:
  - Grade 1: -40°C ≤  $T_J$  ≤ 150°C
  - Grade 0: –40°C ≤ T<sub>J</sub> ≤ 165°C
- Low quiescent current I<sub>O</sub>:
  - 300-nA shutdown I<sub>O</sub>
  - 2.7 µA typical at light loads
  - 5 µA maximum at light loads
- 3-V to 40-V wide V<sub>IN</sub> input voltage range with up to 45-V transient
- Maximum output current: 300 mA
- 2% output-voltage accuracy
- Maximum dropout voltage: 700 mV at 200-mA load current for fixed 5-V output version
- Stable with low-ESR (0.001- $\Omega$  to 5- $\Omega$ ) ceramic output-stability capacitor (1 μF to 200 μF)
- Fixed 2.5-V, 3.3-V, and 5-V output voltage
- Packages:
  - 8-pin HVSSOP,  $R_{\theta JA} = 63.9$ °C/W
  - 6-pin WSON,  $R_{\theta JA} = 72.8$ °C/W
  - 5-pin TO-252,  $R_{\theta JA} = 31.1^{\circ}C/W$
  - 14-pin HTSSOP,  $R_{\theta JA} = 52.0$ °C/W

#### 2 Applications

- Automotive head units
- Telematics control units
- Headlights
- Body control modules
- Inverter and motor controls

#### 3 Description

In automotive battery-connected applications, low quiescent current  $(I_{\Omega})$  is important to save power and extend battery lifetime. Ultra-low IO must be included for always-on systems.

The TPS7B82-Q1 is a low-dropout linear regulator designed to operate with a wide input-voltage range from 3 V to 40 V (45-V load dump protection). Operation down to 3 V allows the TPS7B82-Q1 to continue operating during cold-crank and start and stop conditions. With only 2.7-µA typical quiescent current at light load, this device is an optimal solution for powering microcontrollers (MCUs) and CAN/LIN transceivers in standby systems.

The device features integrated short-circuit and overcurrent protection. This device operates in ambient temperatures from -40°C to +125°C and with junction temperatures from -40°C to +150°C. Additionally, this device uses a thermally conductive package to enable sustained operation despite significant dissipation across the device. Because of these features, the device is designed as a power supply for various automotive applications.

#### Package Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2)   |
|-------------|------------------------|-------------------|
|             | DGN (HVSSOP, 8)        | 3 mm × 4.9 mm     |
| TPS7B82-Q1  | DRV (WSON, 6)          | 2 mm × 2 mm       |
| 1P5/B82-Q1  | KVU (TO-252, 5)        | 6.6 mm × 10.11 mm |
|             | PWP (HTSSOP, 14)       | 5 mm × 6.4 mm     |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Typical Application Schematic



## **Table of Contents**

| 1 Features1                                      | 7.3 Feature Description                             | .11  |
|--------------------------------------------------|-----------------------------------------------------|------|
| 2 Applications 1                                 | 7.4 Device Functional Modes                         | .12  |
| 3 Description1                                   | 8 Application and Implementation                    | . 13 |
| 4 Revision History2                              | 8.1 Application Information                         |      |
| 5 Pin Configuration and Functions3               | 8.2 Typical Application                             |      |
| 6 Specifications 4                               | 8.3 Power Supply Recommendations                    | .14  |
| 6.1 Absolute Maximum Ratings4                    | 8.4 Layout                                          | . 15 |
| 6.2 ESD Ratings4                                 | 9 Device and Documentation Support                  | .16  |
| 6.3 Recommended Operating Conditions4            | 9.1 Receiving Notification of Documentation Updates | .16  |
| 6.4 Thermal Information5                         | 9.2 Support Resources                               | . 16 |
| 6.5 Electrical Characteristics: Grade 1 Options5 | 9.3 Trademarks                                      | . 16 |
| 6.6 Electrical Characteristics: Grade 0 Options6 | 9.4 Electrostatic Discharge Caution                 | .16  |
| 6.7 Typical Characteristics8                     | 9.5 Glossary                                        | .16  |
| 7 Detailed Description11                         | 10 Mechanical, Packaging, and Orderable             |      |
| 7.1 Overview11                                   | Information                                         | . 16 |
| 7.2 Functional Block Diagram11                   |                                                     |      |
|                                                  |                                                     |      |
|                                                  |                                                     |      |
|                                                  |                                                     |      |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | changes from Revision I (August 2021) to Revision J (August 2023)                                                                                              | Page   |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| • | Changed V <sub>OUT</sub> parameter test conditions in <i>Electrical Characteristics</i> table                                                                  | 5      |
| C | changes from Revision H (March 2021) to Revision I (August 2021)                                                                                               | Page   |
| • | Changed I <sub>Q</sub> parameter maximum specifications from 3.5 μA to 5 μA and from 4.5 μA to 6.5 μA in the Electrical Characteristics: Grade 0 Options table | 6      |
| • | Changed V <sub>(Load-Reg)</sub> parameter maximum specification from 10 mV to 20 mV in the Electrical Character Grade 0 Options table                          |        |
| • | Changed V <sub>OUT</sub> parameter test condition from 40 V to 14 V in the Electrical Characteristics: Grade 0 Optable                                         | otions |



## **5 Pin Configuration and Functions**



Figure 5-1. DGN Package, 8-Pin HVSSOP (Top View)



Figure 5-2. DRV Package, 6-Pin WSON (Top View)





Figure 5-4. PWP Package, 14-Pin HTSSOP (Top View)

Figure 5-3. KVU Package, 5-Pin TO-252 (Top View)

Table 5-1. Pin Functions

|           |         | PIN |        |                                    |      |                                                                                     |  |
|-----------|---------|-----|--------|------------------------------------|------|-------------------------------------------------------------------------------------|--|
| NAME      |         | NO. |        |                                    | TYPE | DESCRIPTION                                                                         |  |
| NAME      | DGN     | DRV | KVU    | PWP                                |      |                                                                                     |  |
| DNC       | _       | 5   | 4      | 10                                 | _    | Do not connect to a biased voltage. Tie this pin to ground or leave floating.       |  |
| EN        | 2       | 2   | 2      | 3                                  | I    | Enable input pin                                                                    |  |
| GND       | 4, 5, 6 | 3,4 | 3, TAB | 5                                  | _    | Ground reference                                                                    |  |
| IN        | 1       | 1   | 1      | 1                                  | I    | Input power-supply pin                                                              |  |
| NC        | 3, 7    | _   | _      | 2, 4, 6, 7,<br>8, 9, 11,<br>12, 13 | _    | Not internally connected                                                            |  |
| OUT       | 8       | 6   | 5      | 14                                 | 0    | Regulated output voltage pin                                                        |  |
| Thermal p | ad      | •   | ,      |                                    | _    | Connect the thermal pad to a large-area GND plane for improved thermal performance. |  |



## **6 Specifications**

#### 6.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted)(1) (2)

|                  |                                  | MIN  | MAX      | UNIT |
|------------------|----------------------------------|------|----------|------|
| V <sub>IN</sub>  | Unregulated input <sup>(3)</sup> | -0.3 | 45       | V    |
| V <sub>EN</sub>  | Enable input <sup>(3)</sup>      | -0.3 | $V_{IN}$ | V    |
| V <sub>OUT</sub> | Regulated output                 | -0.3 | 7        | V    |
| т                | Junction temperature (grade 1)   | -40  | 150      | °C   |
| T <sub>J</sub>   | Junction temperature (grade 0)   | -40  | 165      |      |
| T <sub>stg</sub> | Storage temperature range        | -40  | 150      | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltage values are with respect to GND.
- (3) Absolute maximum voltage, withstand 45 V for 200 ms.

#### 6.2 ESD Ratings

|                    |                                                                                            |                                                                               |                              | VALUE | UNIT |
|--------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------|-------|------|
|                    | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD classification level H2 |                                                                               |                              |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                                                    | Charged-device model (CDM), per AEC Q100-011 CDM ESD classification level C3B | Corner pins (1, 4, 5, and 8) | ±750  | V    |
|                    |                                                                                            | CDM ESD classification level C3b                                              | Other pins                   | ±500  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### **6.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)

|                  |                                                  | MIN   | MAX             | UNIT |
|------------------|--------------------------------------------------|-------|-----------------|------|
| V <sub>IN</sub>  | Unregulated input voltage                        | 3     | 40              | V    |
| V <sub>EN</sub>  | Enable input voltage                             | 0     | V <sub>IN</sub> | V    |
| C <sub>OUT</sub> | Output capacitor requirements <sup>(1)</sup>     | 1     | 200             | μF   |
| ESR              | Output capacitor ESR requirements <sup>(2)</sup> | 0.001 | 5               | Ω    |
| т                | Ambient temperature (grade 1)                    | -40   | 125             | °C   |
| I A              | Ambient temperature (grade 0)                    | -40   | 150             | C    |
| _                | Junction temperature (grade 1)                   | -40   | 150             | °C   |
| 1 1              | Junction temperature (grade 0)                   | -40   | 165             | C    |

- (1) The output capacitance range specified in the table is the effective value.
- (2) Relevant equivalent series resistance (ESR) value at f = 10 kHz.



#### **6.4 Thermal Information**

|                       |                                              |                 | TPS7E         | 382-Q1          |                 |      |
|-----------------------|----------------------------------------------|-----------------|---------------|-----------------|-----------------|------|
| THERMAL METRIC(1)     |                                              | DGN<br>(HVSSOP) | DRV<br>(WSON) | KVU<br>(TO-252) | PWP<br>(HTSSOP) | UNIT |
|                       |                                              | 8 PINS          | 6 PINS        | 5 PINS          | 14 PINS         |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 63.9            | 72.8          | 31.1            | 52.0            | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 50.2            | 85.8          | 39.9            | 48.2            | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 22.6            | 37.4          | 9.9             | 28.2            | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 1.8             | 2.7           | 4.2             | 2.5             | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 22.3            | 37.3          | 9.9             | 28.1            | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 12.1            | 13.8          | 2.8             | 10.7            | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

## 6.5 Electrical Characteristics: Grade 1 Options

 $V_{IN}$  = 14-V, 10- $\mu$ F ceramic output capacitor, grade 1 options,  $T_J$  = -40°C to +150°C, over operating ambient temperature range (unless otherwise noted)

|                         | PARAMETER                              | TEST CONDITIO                                                                             | NS                                                 | MIN                                               | TYP | MAX  | UNIT |
|-------------------------|----------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------|-----|------|------|
| SUPPLY V                | OLTAGE AND CURRENT (                   | IN)                                                                                       |                                                    | 1                                                 |     |      |      |
| V <sub>IN</sub>         | Input voltage                          |                                                                                           |                                                    | V <sub>OUT(NOM)</sub><br>+ V <sub>(Dropout)</sub> |     | 40   | V    |
| I <sub>(SD)</sub>       | Shutdown current                       | EN = 0 V                                                                                  |                                                    |                                                   | 0.3 | 1    | μΑ   |
|                         |                                        | $V_{IN} = 6 \text{ V to } 40 \text{ V, EN} \ge 2 \text{ V,}$<br>$I_{OLIT} = 0 \text{ mA}$ | DRV and KVU packages                               |                                                   | 1.9 | 3.5  |      |
|                         | Quiescent current                      | TOUT - O THA                                                                              | DGN package                                        |                                                   | 1.9 | 5    |      |
| $I_{(Q)}$               | Quiescent current                      | $V_{IN} = 6 \text{ V to } 40 \text{ V, EN} \ge 2 \text{ V,}$                              | DRV and KVU packages                               |                                                   | 2.7 | 4.5  | μΑ   |
|                         |                                        | I <sub>OUT</sub> = 0.2 mA                                                                 | DGN package                                        |                                                   | 2.7 | 6.5  |      |
| \/                      | V <sub>IN</sub> undervoltage detection | Ramp V <sub>IN</sub> down until the output turns                                          | mp V <sub>IN</sub> down until the output turns OFF |                                                   |     | 2.7  | V    |
| V <sub>(IN, UVLO)</sub> | V <sub>IN</sub> undervoltage detection | Hysteresis                                                                                |                                                    |                                                   | 200 |      | mV   |
| ENABLE I                | NPUT (EN)                              |                                                                                           |                                                    |                                                   |     |      |      |
| V <sub>IL</sub>         | Logic-input low level                  |                                                                                           |                                                    |                                                   |     | 0.7  | V    |
| V <sub>IH</sub>         | Logic-input high level                 |                                                                                           |                                                    | 2                                                 |     |      | V    |
| REGULAT                 | ED OUTPUT (OUT)                        |                                                                                           |                                                    |                                                   |     | ,    |      |
|                         |                                        |                                                                                           | DRV, KVU<br>packages                               | -1.5%                                             |     | 1.5% |      |
| V <sub>OUT</sub>        | Regulated output                       | $V_{IN} = V_{OUT} + V_{(Dropout)}$ to 40 V,<br>$I_{OLIT} = 1$ mA to 300 mA                | DGN package for VOUT = 5.0 V                       | -1.5%                                             |     | 1.5% |      |
|                         |                                        | 1001                                                                                      | DGN package for<br>VOUT = 2.5 V and<br>3.3 V       | -2%                                               |     | 2%   |      |
| V <sub>(Line-Reg)</sub> | Line regulation                        | V <sub>IN</sub> = 6 V to 40 V, I <sub>OUT</sub> = 10 mA                                   | •                                                  |                                                   |     | 10   | mV   |
| V <sub>(Load-Reg)</sub> | Load regulation                        | V <sub>IN</sub> = 14 V, I <sub>OUT</sub> = 1 mA to 300 mA                                 | DRV and KVU packages                               |                                                   |     | 10   | mV   |
| . 37                    |                                        |                                                                                           | DGN package                                        |                                                   |     | 20   |      |

### 6.5 Electrical Characteristics: Grade 1 Options (continued)

 $V_{IN}$  = 14-V, 10- $\mu$ F ceramic output capacitor, grade 1 options,  $T_J$  = -40°C to +150°C, over operating ambient temperature range (unless otherwise noted)

|                        | PARAMETER                      |                                                       | TEST CONDITION                 | NS                   | MIN | TYP | MAX  | UNIT |
|------------------------|--------------------------------|-------------------------------------------------------|--------------------------------|----------------------|-----|-----|------|------|
|                        |                                |                                                       | I <sub>OUT</sub> = 300 mA      | DRV and KVU packages |     | 630 | 1170 |      |
|                        |                                |                                                       |                                | DGN package          |     |     | 1000 |      |
|                        |                                | V <sub>OUT(NOM)</sub> = 5 V                           | I <sub>OUT</sub> = 200 mA      | DRV and KVU packages |     | 420 | 780  |      |
|                        |                                |                                                       |                                | DGN package          |     | 400 | 700  |      |
|                        |                                |                                                       | I <sub>OUT</sub> = 100 mA      | DRV and KVU packages |     | 210 | 390  |      |
| V <sub>(Dropout)</sub> | Dropout voltage <sup>(1)</sup> |                                                       |                                | DGN package          |     | 200 | 350  | mV   |
|                        |                                | V <sub>OUT</sub> = 3.3 V                              | I <sub>OUT</sub> = 300 mA      | DRV and KVU packages |     | 730 | 1350 |      |
|                        |                                |                                                       |                                | DGN package          |     |     | 1250 |      |
|                        |                                |                                                       | I <sub>OUT</sub> = 200 mA      | DRV and KVU packages |     | 475 | 900  |      |
|                        |                                |                                                       |                                | DGN package          |     |     | 850  |      |
|                        |                                |                                                       | I <sub>OUT</sub> = 100 mA      |                      |     |     | 450  |      |
| I <sub>OUT</sub>       | Output current                 | V <sub>OUT</sub> in regulation                        |                                |                      | 0   |     | 300  | mA   |
| I <sub>(CL)</sub>      | Output current limit           | V <sub>OUT</sub> short to 90%                         | × V <sub>OUT</sub>             |                      | 310 | 510 | 690  | mA   |
| PSRR                   | Power-supply ripple rejection  | $V_{(Ripple)} = 0.5 V_{PP},$<br>$C_{OUT} = 2.2 \mu F$ | I <sub>OUT</sub> = 10 mA, freq | uency = 100 Hz,      |     | 60  |      | dB   |
| OPERATI                | NG TEMPERATURE RANG            | E                                                     |                                |                      |     |     |      |      |
| T <sub>(SD)</sub>      | Junction shutdown temperature  |                                                       |                                |                      |     | 175 |      | °C   |
| T <sub>(HYST)</sub>    | Hysteresis of thermal shutdown |                                                       |                                |                      |     | 20  |      | °C   |

<sup>(1)</sup> Dropout is not valid for the 2.5-V output because of the minimum input voltage limits.

### 6.6 Electrical Characteristics: Grade 0 Options

 $V_{IN}$  = 14-V, 10- $\mu$ F ceramic output capacitor, grade 0 options (PWP package),  $T_{J}$  = -40°C to +165°C, over operating ambient temperature range (unless otherwise noted)

|                   | PARAMETER                              | TEST CONDITIONS                                                                                           | MIN                                               | TYP | MAX  | UNIT |
|-------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----|------|------|
| SUPPLY V          | OLTAGE AND CURRENT (I                  | N)                                                                                                        | <u> </u>                                          |     |      |      |
| V <sub>IN</sub>   | Input voltage                          |                                                                                                           | V <sub>OUT(NOM)</sub><br>+ V <sub>(Dropout)</sub> |     | 40   | V    |
| I <sub>(SD)</sub> | Shutdown current                       | EN = 0 V                                                                                                  |                                                   | 0.3 | 1    | μΑ   |
|                   | Quiescent current                      | $V_{IN}$ = 6 V to 40 V, EN $\geq$ 2 V, $I_{OUT}$ = 0 mA                                                   |                                                   | 1.9 | 5    |      |
| I <sub>(Q)</sub>  |                                        | $V_{IN}$ = 6 V to 40 V, EN $\ge$ 2 V, $I_{OUT}$ = 0.2 mA                                                  |                                                   | 2.7 | 6.5  | μΑ   |
| V                 | \/                                     | Ramp V <sub>IN</sub> down until the output turns OFF                                                      |                                                   |     | 2.7  | V    |
| $V_{(IN, UVLO)}$  | V <sub>IN</sub> undervoltage detection | Hysteresis                                                                                                |                                                   | 200 |      | mV   |
| ENABLE I          | NPUT (EN)                              |                                                                                                           | <u> </u>                                          |     | '    |      |
| V <sub>IL</sub>   | Logic-input low level                  |                                                                                                           |                                                   |     | 0.7  | V    |
| V <sub>IH</sub>   | Logic-input high level                 |                                                                                                           | 2                                                 |     |      | V    |
| REGULAT           | ED OUTPUT (OUT)                        |                                                                                                           | <u>'</u>                                          |     |      |      |
| V <sub>OUT</sub>  | Regulated output                       | V <sub>IN</sub> = V <sub>OUT</sub> + V <sub>(Dropout)</sub> to 14 V,<br>I <sub>OUT</sub> = 1 mA to 300 mA | -1.5%                                             |     | 1.5% |      |



## 6.6 Electrical Characteristics: Grade 0 Options (continued)

 $V_{IN}$  = 14-V, 10- $\mu$ F ceramic output capacitor, grade 0 options (PWP package),  $T_J$  = -40°C to +165°C, over operating ambient temperature range (unless otherwise noted)

|                         | PARAMETER                      |                                                       | TEST CONDITIONS                                         | MIN | TYP | MAX  | UNIT |
|-------------------------|--------------------------------|-------------------------------------------------------|---------------------------------------------------------|-----|-----|------|------|
| V <sub>(Line-Reg)</sub> | Line regulation                | V <sub>IN</sub> = 6 V to 40 V,                        | Y <sub>IN</sub> = 6 V to 40 V, I <sub>OUT</sub> = 10 mA |     |     | 10   | mV   |
| V <sub>(Load-Reg)</sub> | Load regulation                | V <sub>IN</sub> = 14 V, I <sub>OUT</sub> =            | 1 mA to 300 mA                                          |     |     | 20   | mV   |
|                         |                                |                                                       | I <sub>OUT</sub> = 300 mA                               |     | 630 | 1170 |      |
|                         |                                | $V_{OUT(NOM)} = 5 V$                                  | I <sub>OUT</sub> = 200 mA                               |     | 420 | 780  |      |
| \/                      | Drangut voltage(1)             |                                                       | I <sub>OUT</sub> = 100 mA                               |     | 210 | 390  | mV   |
| V <sub>(Dropout)</sub>  | Dropout voltage <sup>(1)</sup> |                                                       | I <sub>OUT</sub> = 300 mA                               |     | 730 | 1350 | IIIV |
|                         |                                | V <sub>OUT</sub> = 3.3 V                              | I <sub>OUT</sub> = 200 mA                               |     | 475 | 900  |      |
|                         |                                |                                                       | I <sub>OUT</sub> = 100 mA                               |     |     | 450  |      |
| I <sub>OUT</sub>        | Output current                 | V <sub>OUT</sub> in regulation                        |                                                         | 0   |     | 300  | mA   |
| I <sub>(CL)</sub>       | Output current limit           | V <sub>OUT</sub> short to 90%                         | × V <sub>OUT</sub>                                      | 310 | 510 | 690  | mA   |
| PSRR                    | Power-supply ripple rejection  | $V_{(Ripple)} = 0.5 V_{PP},$<br>$C_{OUT} = 2.2 \mu F$ | I <sub>OUT</sub> = 10 mA, frequency = 100 Hz,           |     | 60  |      | dB   |
| OPERATI                 | NG TEMPERATURE RAN             | GE                                                    |                                                         | •   |     |      |      |
| T <sub>(SD)</sub>       | Junction shutdown temperature  |                                                       |                                                         |     | 185 |      | °C   |
| T <sub>(HYST)</sub>     | Hysteresis of thermal shutdown |                                                       |                                                         |     | 20  |      | °C   |



#### **6.7 Typical Characteristics**

 $V_{IN}$  = 14 V,  $V_{EN}$   $\ge$  2 V,  $T_J$  = -40°C to 150°C (unless otherwise noted)





### **6.7 Typical Characteristics (continued)**

 $V_{IN}$  = 14 V,  $V_{EN} \ge$  2 V,  $T_J$  = -40°C to 150°C (unless otherwise noted)





### **6.7 Typical Characteristics (continued)**

 $V_{IN}$  = 14 V,  $V_{EN}$   $\geq$  2 V,  $T_{J}$  = -40°C to 150°C (unless otherwise noted)





Figure 6-14. Output Capacitance vs ESR Stability

## 7 Detailed Description

#### 7.1 Overview

The TPS7B82-Q1 is a 40-V, 300-mA low-dropout (LDO) linear regulator with ultra-low quiescent current. This voltage regulator consumes only 3  $\mu$ A of quiescent current at light load, and is designed for the automotive always-on application.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Device Enable (EN)

The EN pin is a high-voltage-tolerant pin. A high input activates the device and turns the regulation ON. Connect this pin to an external microcontroller or a digital circuit to enable and disable the device, or connect to the IN pin for self-bias applications.

#### 7.3.2 Undervoltage Shutdown

This device has an integrated undervoltage lockout (UVLO) circuit to shut down the output if the input voltage  $(V_{IN})$  falls below an internal UVLO threshold  $(V_{(UVLO)})$ . This threshold limit ensures that the regulator does not latch into an unknown state during low-input-voltage conditions. If the input voltage has a negative transient that drops below the UVLO threshold and recovers, the regulator shuts down and powers up with a normal power-up sequence when the input voltage is above the required level.

#### 7.3.3 Current Limit

This device features current-limit protection to keep the device in a safe operating area when an overload or output short-to-ground condition occurs. This limit protects the device from excessive power dissipation. For example, during a short-circuit condition on the output, fault protection limits the current through the pass element to I<sub>(LIM)</sub> to protect the device from excessive power dissipation.

#### 7.3.4 Thermal Shutdown

This device incorporates a thermal shutdown (TSD) circuit as a protection from overheating. For continuous normal operation, the junction temperature must not exceed the TSD trip point. The junction temperature exceeding the TSD trip point causes the output to turn off. When the junction temperature falls below the TSD trip point minus thermal shutdown hysteresis, the output turns on again.



#### 7.4 Device Functional Modes

#### 7.4.1 Operation With V<sub>IN</sub> Lower Than 3 V

The device normally operates with input voltages above 3 V. The device can also operate at lower input voltages; the maximum UVLO voltage is 2.7 V. At input voltages below the actual UVLO voltage, the device does not operate.

## 7.4.2 Operation With $V_{\text{IN}}$ Larger Than 3 V

When  $V_{IN}$  is greater than 3 V, if  $V_{IN}$  is also higher than the output set value plus the device dropout voltage,  $V_{OUT}$  is equal to the set value. Otherwise,  $V_{OUT}$  is equal to  $V_{IN}$  minus the dropout voltage.

Submit Document Feedback

#### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS7B82-Q1 is a 300-mA, 40-V low-dropout linear regulator with ultra-low quiescent current. The PSpice transient model is available for download on the product folder and can be used to evaluate the basic function of the device.

#### 8.2 Typical Application

Figure 8-1 shows a typical application circuit for the TPS7B82-Q1. Different values of external components can be used, depending on the end application. An application may require a larger output capacitor during fast load steps to prevent a large drop on the output voltage. Use a low-ESR ceramic capacitor with a dielectric of type X5R or X7R.



Figure 8-1. TPS7B82-Q1 Typical Application Schematic

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 8-1.

**Table 8-1. Design Requirements Parameters** 

| PARAMETER           | VALUE          |  |  |  |
|---------------------|----------------|--|--|--|
| Input voltage range | 3 V to 40 V    |  |  |  |
| Output voltage      | 5 V or 3.3 V   |  |  |  |
| Output current      | 300 mA maximum |  |  |  |

#### 8.2.2 Detailed Design Procedure

To begin the design process, determine the following:

- Input voltage range
- Output voltage
- Output current

#### 8.2.2.1 Input Capacitor

Although an input capacitor is not required for stability, good analog design practice is to connect a 10-μF to 22-μF capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple rejection, and PSRR. The voltage rating must be greater than the maximum input voltage.

#### 8.2.2.2 Output Capacitor

To ensure the stability of the TPS7B82-Q1, the device requires an output capacitor with a value in the range from 1  $\mu$ F to 200  $\mu$ F and with an ESR range between 0.001  $\Omega$  and 5  $\Omega$ . Select a ceramic capacitor with low ESR to improve the load transient response.

#### 8.2.3 Application Curve



Figure 8-2. TPS7B82-Q1 Power-Up Waveform (5 V)

#### 8.3 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 3 V to 40 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B82-Q1, add a capacitor with a value greater than or equal to 10  $\mu$ F with a 0.1- $\mu$ F bypass capacitor in parallel at the input.

#### 8.4 Layout

#### 8.4.1 Layout Guidelines

For LDO power supplies, especially high-voltage and large output current supplies, layout is an important step. If layout is not carefully designed, the regulator can fail to deliver enough output current because of thermal limitation. To improve the thermal performance of the device, and to maximize the current output at high ambient temperature, spread the copper under the thermal pad as far as possible and place enough thermal vias on the copper under the thermal pad. Figure 8-3 shows an example layout.

#### 8.4.2 Layout Example



Figure 8-3. TPSB82-Q1 Example Layout Diagram



#### 9 Device and Documentation Support

#### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.

Submit Document Feedback

www.ti.com 28-Feb-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPS7B8225QDGNRQ1 | ACTIVE | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 150   | 1QFX                 | Samples |
| TPS7B8233EPWPRQ1 | ACTIVE | HTSSOP       | PWP                | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 150   | 7B8233E              | Samples |
| TPS7B8233QDGNRQ1 | ACTIVE | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 150   | 1GGX                 | Samples |
| TPS7B8233QDRVRQ1 | ACTIVE | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 10RH                 | Samples |
| TPS7B8233QKVURQ1 | ACTIVE | TO-252       | KVU                | 5    | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 150   | 7B8233Q1             | Samples |
| TPS7B8250EPWPRQ1 | ACTIVE | HTSSOP       | PWP                | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 150   | 7B8250E              | Samples |
| TPS7B8250QDGNRQ1 | ACTIVE | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 150   | 19TX                 | Samples |
| TPS7B8250QDRVRQ1 | ACTIVE | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 1UFH                 | Samples |
| TPS7B8250QKVURQ1 | ACTIVE | TO-252       | KVU                | 5    | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 150   | 7B8250Q1             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 28-Feb-2023

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 28-Feb-2023

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7B8225QDGNRQ1 | HVSSOP          | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8233EPWPRQ1 | HTSSOP          | PWP                | 14 | 2500 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7B8233QDGNRQ1 | HVSSOP          | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8233QDRVRQ1 | WSON            | DRV                | 6  | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7B8233QKVURQ1 | TO-252          | KVU                | 5  | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TPS7B8250EPWPRQ1 | HTSSOP          | PWP                | 14 | 2500 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7B8250QDGNRQ1 | HVSSOP          | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8250QDRVRQ1 | WSON            | DRV                | 6  | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7B8250QKVURQ1 | TO-252          | KVU                | 5  | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |



www.ti.com 28-Feb-2023



\*All dimensions are nominal

| All difficultions are norminal |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS7B8225QDGNRQ1               | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8233EPWPRQ1               | HTSSOP       | PWP             | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| TPS7B8233QDGNRQ1               | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8233QDRVRQ1               | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS7B8233QKVURQ1               | TO-252       | KVU             | 5    | 2500 | 340.0       | 340.0      | 38.0        |
| TPS7B8250EPWPRQ1               | HTSSOP       | PWP             | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| TPS7B8250QDGNRQ1               | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8250QDRVRQ1               | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS7B8250QKVURQ1               | TO-252       | KVU             | 5    | 2500 | 340.0       | 340.0      | 38.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
- number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## KVU (R-PSFM-G5)

## PLASTIC FLANGE-MOUNT PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- The center lead is in electrical contact with the exposed thermal tab.
- D. Body Dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.006 (0,15) per side.
- E. Falls within JEDEC TO-252 variation AD.



## KVU (R-PSFM-G5)

## PLASTIC FLANGE MOUNT PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- 3. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is an alternate information source for PCB land pattern designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**INSTRUMENTS** www.ti.com

# $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



4.4 x 5.0, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated