**TPS7H1121-SP** SLVSH48 – MAY 2024 # TPS7H1121-SP 2.25V to 14V Input, 2A, Radiation Hardened Low Dropout (LDO) Linear Regulator #### 1 Features - Total Ionizing Dose radiation characterized: - Radiation hardness assurance (RHA) availability of 100krad(Si) or 50krad(Si) - Single-Event Effects (SEE) Characterized - Single-event latch-up (SEL), single-event burnout (SEB), and single-event gate rupture (SEGR) immune to linear energy transfer (LET) = 75MeV-cm<sup>2</sup>/mg - Single-event functional interrupt (SEFI) characterized to LET = 75MeV-cm<sup>2</sup>/mg - Single-event transient (SET) characterized to LET = 75MeV-cm²/mg - Wide V<sub>IN</sub> range: 2.25V to 14V - · 2A maximum output current - ±1.5% accuracy V<sub>IN</sub> > 3V over load, and temperature - ±1.8% accuracy V<sub>IN</sub> < 3V over load, and temperature - Soft start (SS) control through an external capacitor - Open-drain power good (PG) output for power sequencing - Programmable current limit through an external resistor (CL) - Optional external control loop compensation utilizing the STAB pin - Excellent load and line transient response - Plastic packages out gas tested per ASTM E595 - Military (–55°C to 125°C) temperature range ## 2 Applications - · Satellite electrical power system (EPS) - · Clean analog supply requirements - Command and data handling (C&DH) - · Optical imaging payload - Radar imaging payload ## 3 Description The TPS7H1121 is a radiation-hardened, low dropout linear regulator (LDO) which operates over a wide input voltage range and is optimized for powering devices in a space environment. It is capable of sourcing up to 2A over a 2.25V to 14V input. The device offers excellent stability and features a programmable current limit with a wide adjustment range. To support the complex power requirements of FPGAs, DSPs, and micro-controllers, the TPS7H1121 provides enable on and off functionality, programmable soft start, and a power good opendrain output. #### **Device Information** | PART NUMBER <sup>(1)</sup> | GRADE | PACKAGE <sup>(2)</sup> | |----------------------------------|--------------------|-----------------------------------| | 5962R2320301VXC <sup>(3)</sup> | QMLV-RHA | 22-Pin Ceramic | | TPS7H1121HFT/EM | Engineering sample | 6.21mm × 7.69mm<br>Mass = 415.6mg | | 5962R2320302PYE <sup>(3)</sup> | QMLP-RHA | 24-Pin Plastic | | TPS7H1121MPWPTSEP <sup>(3)</sup> | SEP | 4.40mm x 7.80mm<br>Mass = TBD g | - (1) For additional information view the Section 4 table. - (2) Dimension and mass values are nominal. - (3) Product preview. **Typical Application Circuit** # **Table of Contents** | 1 Features | 1 | |--------------------------------------|----------------| | 2 Applications | 1 | | 3 Description | | | 4 Device Options | | | 5 Pin Configuration and Functions | | | 6 Specifications | <mark>5</mark> | | 6.1 Absolute Maximum Ratings | 5 | | 6.2 ESD Ratings | | | 6.3 Recommended Operating Conditions | | | 6.4 Thermal Information | 6 | | 6.5 Electrical Characteristics | <mark>7</mark> | | 6.6 Quality Conformance Inspections | 9 | | 6.7 Typical Characteristics | 10 | | 7 Parameter Measurement Information | | | 8 Detailed Description | 19 | | 8.1 Overview | | | 8.2 Functional Block Diagram | | | 8.3 Feature Description | | | 8.4 Device Functional Modes | .25 | |------------------------------------------------------|-----| | 9 Application and Implementation | 26 | | 9.1 Application Information | | | 9.2 Typical Application | | | 9.3 Power Supply Recommendations | 30 | | 9.4 Layout | 30 | | 10 Device and Documentation Support | 32 | | 10.1 Device Support | 32 | | 10.2 Documentation Support | 32 | | 10.3 Receiving Notification of Documentation Updates | 32 | | 10.4 Support Resources | 32 | | 10.5 Trademarks | 32 | | 10.6 Electrostatic Discharge Caution | 32 | | 10.7 Glossary | 32 | | 11 Revision History | | | 12 Mechanical, Packaging, and Orderable | | | Information | 33 | # **4 Device Options** | GENERIC PART<br>NUMBER | RADIATION RATING <sup>(1)</sup> | GRADE <sup>(2)</sup> | PACKAGE | ORDERABLE PART<br>NUMBER | |------------------------|----------------------------------------------------------------|----------------------------------|-------------------|----------------------------------| | | TID of 100krad(Si) RLAT, DSEE free | QMLV-RHA | 22-pin CFP HFT | 5962R2320301VXC <sup>(4)</sup> | | TPS7H1121-SP | to 75MeV-cm <sup>2</sup> /mg | QMLP-RHA | 24 pin HTSSOP PWP | 5962R2320302PYE <sup>(4)</sup> | | | None | Engineering model <sup>(3)</sup> | 22-pin CFP HFT | TPS7H1121HFT/EM | | TPS7H1121-SEP | TID of 50krad(Si) RLAT, DSEE free to 43MeV-cm <sup>2</sup> /mg | Space Enhanced<br>Plastic | 24 pin HTSSOP PWP | TPS7H1121MPWPTSEP <sup>(4)</sup> | - (1) TID is total ionizing dose and DSEE is destructive single event effects. Additional information is available in the associated TID reports and SEE reports for each product. - (2) For additional information about part grade, view SLYB235. - (3) These units are intended for engineering evaluation only. They are processed to a non-compliant flow (such as no burn-in and only 25°C testing). These units are not suitable for qualification, production, radiation testing, or flight use. Parts are not warranted as to performance over temperature or operating life. - (4) Product preview. # **5 Pin Configuration and Functions** **Table 5-1. Pin Functions** | | PIN | | I/O | DESCRIPTION | |-------------|---------------------------|---------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | HFT (22) NO. | PWP (24) NO. | 1/0 | DESCRIPTION | | EN | 1 | 2 | ı | Enable. Driving this terminal to logic high enables the device; driving the terminal to logic low disables the device. If enable functionality is not required, connect this pin to IN using a resistor divider network, see Section 8.3.2. Do not float this pin. | | IN | 2, 3, 4, 5, 6, 7 | 3, 4, 5, 6, 7, 8 | I | Input power. An input capacitor (nominally 10µF) near this pin is recommended. | | SS | 8 | 9 | I/O | Soft-start. A minimum 1nF capacitor is required to prevent excessive inrush currents. | | GND | 9, 13, 14 | 10, 14, 15 | _ | Ground | | CL | 10 | 11 | I | Programmable current limit. A resistor to GND sets the over-current limit activation point. The range of resistor that can be used on the CL terminal to GND is $41.2k\Omega$ to $442k\Omega$ . | | STAB | 11 | 12 | I/O | Stability pin. This is an output from the internal OTA (operational transconductance) error amplifier to aid in measuring or optimizing the control loop. Standard compensation networks can be applied to the STAB (see Section 8.3.9.1); however, an output capacitance of 22µF to 220µF typically achieve high stability margins. | | FB | 12 | 13 | I | The output voltage feedback input through voltage dividers. See Section 8.3.1. | | NC | - | 1, 24 | _ | No connect. This pin is not internally connected. It is recommended to connect these pins to GND to prevent charge buildup; however, these pins can also be left open or tied to any voltage between GND and $V_{\text{IN}}$ . | | VLDO | 15 | 16 | 0 | Output of internal linear regulator, requires a 470nF capacitor connected to ground. | | OUT | 16, 17, 18, 19,<br>20, 21 | 17, 18, 19, 20,<br>21, 22 | 0 | Output power pin. The regulated output voltage. A single 47µF tantalum or tantalum polymer capacitor is recommended. Capacitance values between 22µF and 220µF are generally supported without additional compensation and wider ranges are supported with use of the STAB pin. See Section 9.2.2.8 for additional information. | | PG | 22 | 23 | I/O | Power good indicator. This is an open drain pin. Use a pull-up resistor or a resistor divider (to ensure pin voltage does not exceed 7V) to achieve desired logic level when tied to V <sub>OUT</sub> . It is recommend to pull down PG to ground if left unused, the PG pin can be left floating if necessary. When the output reaches 95% (typ) of the set output voltage the PG pin is asserted. | | Thermal pad | | | _ | Internally grounded. It is recommended to connect this metal thermal pad to a large ground plane for effective heat dissipation. | | Metal lid | Lid | N/A | _ | The lid is internally connected to the thermal pad and GND through the seal ring. | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated # 6. Specifications ## **6.1 Absolute Maximum Ratings** Over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |----------------------|------------------|--------|------|------| | | IN, STAB | -0.3 | 16 | V | | Input voltage | EN, PG | -0.3 | 7.5 | V | | | FB, CL | -0.3 | 3.3 | V | | | OUT | -0.6 | 16 | V | | Output voltage | VLDO | -0.3 | 3.6 | V | | | SS | -0.3 | 3.3 | V | | Input current | PG | -0.001 | 0.01 | Α | | Output current | OUT | -3.9 | 3.9 | Α | | Junction temperature | TJ | -55 | 150 | °C | | Storage temperature | T <sub>stg</sub> | -65 | 150 | C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------------------|-------|---------------------------------------| | V | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------------|----------------|------|---------------------------------|------| | | IN | 2.25 | 14 | | | Input voltage | EN | 0 | 7 | V | | | PG | 0 | 7 | | | Output voltage | OUT | 0.6 | $V_{\text{IN}} - V_{\text{DO}}$ | V | | Output voltage | SS | 0 | 1.2 | V | | Input current | PG | 0 | 2 | mA | | Output current | OUT | 0 | 2 | Α | | Junction temperature | T <sub>J</sub> | -55 | 125 | °C | ## **6.4 Thermal Information** | | | TPS7H1121-SP | TPS7H1121-SP, -SEP | | |-----------------------|----------------------------------------------|--------------|--------------------|------| | | THERMAL METRIC <sup>(1)</sup> | CFP HFT | PWP (HTSSOP) | UNIT | | | | 22 PINS | 24 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 30.5 | TBD | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 13.3 | TBD | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 13.5 | TBD | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 5 | TBD | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 13.3 | TBD | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.1 | < 2 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **6.5 Electrical Characteristics** Over $2.25 \text{V} \le \text{V}_{\text{IN}} \le 14 \text{V}$ , $\text{V}_{\text{OUT (set)}} \le \text{V}_{\text{IN}} - 0.5 \text{V}$ , $\text{I}_{\text{OUT}} = 10 \text{mA}$ , $\text{C}_{\text{OUT}} = 47 \mu \text{F}$ , over operating temperature range ( $\text{T}_{\text{A}} = -55 ^{\circ}\text{C}$ to $125 ^{\circ}\text{C}$ ), typical values are at $\text{T}_{\text{A}} = 25 ^{\circ}\text{C}$ , unless otherwise noted; includes RLAT at TA = $25 ^{\circ}\text{C}$ if sub-group number is present for QML RHA and SEP devices<sup>(2)</sup> | | PARAMETER | Test Con | ditions | SUB-<br>GROUP <sup>(1)</sup> | MIN | TYP | MAX | UNIT | |------------------------------------------|-------------------------------------|-------------------------------------------------------------|------------------------------------------------|------------------------------|-------|-------|-------|------| | POWER SUF | PLIES AND CURRENTS | | | | | | | | | | | | I <sub>OUT</sub> = 100mA | 1,2,3 | | 28 | 60 | | | | | V <sub>OUT(set)</sub> = 2.25V | I <sub>OUT</sub> = 250mA | 1,2,3 | | 70 | 141 | | | | | V <sub>OUT(measured)</sub> = 98% × V <sub>OUT(NOM)</sub> | I <sub>OUT</sub> = 500mA | 1,2,3 | | 150 | 280 | | | | | - OOT(NOW) | I <sub>OUT</sub> = 1A | 1,2,3 | | 300 | 570 | | | | | V <sub>OUT(set)</sub> = 2.5V | I <sub>OUT</sub> = 1.5A | 1,2,3 | | 525 | 750 | | | $V_{DO}$ | Dropout voltage, | V <sub>OUT(measured)</sub> = 98% × V <sub>OUT(NOM)</sub> | I <sub>OUT</sub> = 2A | 1,2,3 | | 570 | 900 | mV | | • 00 | see Figure 7-1 | | I <sub>OUT</sub> = 100mA | 1,2,3 | | 20 | 50 | | | | | | I <sub>OUT</sub> = 250mA | 1,2,3 | | 70 | 100 | | | | | $3V \le V_{OUT(set)} \le 13.3V$ | I <sub>OUT</sub> = 500mA | 1,2,3 | | 125 | 180 | | | | | V <sub>OUT(measured)</sub> = 98% × V <sub>OUT(NOM)</sub> | I <sub>OUT</sub> = 1A | 1,2,3 | | 300 | 340 | | | | | | I <sub>OUT</sub> = 1.5A | 1,2,3 | | 325 | 490 | | | | | | I <sub>OUT</sub> = 2A | 1,2,3 | | 500 | 700 | | | | | | RCL = 442kΩ | 1,2,3 | 0.2 | 0.320 | 0.44 | | | I <sub>PCL</sub> | | V <sub>IN</sub> = 3.3V, | RCL = 174kΩ | 1,2,3 | 0.525 | 0.75 | 0.975 | | | Programmed o | Programmed current limit | V <sub>OUT(short)</sub> = 0.1V | RCL = 82.5kΩ | 1,2,3 | 1.2 | 1.55 | 1.86 | A | | | | | RCL = 41.2kΩ | 1,2,3 | 2.4 | 3 | 3.6 | | | IQ | Quiescent current | V <sub>EN</sub> = 7V, I <sub>OUT</sub> = 0A | | 1,2,3 | | 8.75 | 15 | mA | | I <sub>GND</sub> | | | I <sub>OUT</sub> = 1A | 1,2,3 | | 10 | 18 | A | | (I <sub>IN</sub> - I <sub>OUT</sub> ) | Ground current | V <sub>EN</sub> = 7V | I <sub>OUT</sub> = 2A | 1,2,3 | | 13 | 20 | mA | | | Internal linear regulator | V <sub>IN</sub> = 2.25V | | 1,2,3 | 2.05 | 2.2 | 2.25 | ., | | VLDO | output voltage | 3V ≤ V <sub>IN</sub> ≤ 14V | | 1,2,3 | 2.30 | 2.55 | 2.78 | V | | I <sub>SHDN</sub> | Shutdown current | V <sub>EN</sub> = 0V, I <sub>OUT</sub> = 0A, V <sub>O</sub> | <sub>UT</sub> = 0V | 1,2,3 | , | 380 | 775 | μA | | I <sub>FB</sub> | Feedback leakage current | V <sub>FB</sub> = 0.7V | | 1,2,3 | | 1 | 15 | nA | | ACCURACY | | | | | | | | | | | | 10mA ≤ I <sub>OUT</sub> ≤ 2A, | 3V ≤ V <sub>IN</sub> ≤ 14V | 1,2,3 | -1.5% | | 1.5% | | | V <sub>ACC</sub> | Output voltage accuracy | $0.6V \le V_{OUT} \le V_{IN} - V_{DO}$ | $3V \le V_{IN} \le 14V$<br>$T_A = 25^{\circ}C$ | 1 | -1.1% | | 1.1% | | | | | $P_D \le 3W^{(3)}$ | 2.25V ≤ VIN ≤ 3V | 1,2,3 | -1.8% | | 1.8% | | | | | | | 1,2,3 | 0.588 | 0.596 | 0.606 | | | V <sub>FB</sub> | Feedback voltage | 3V ≤ V <sub>IN</sub> ≤ 14V | T <sub>A</sub> = 25°C | 1 | 0.591 | 0.596 | 0.603 | - | | | | 2.25V ≤ V <sub>IN</sub> ≤ 3V | | 1,2,3 | 0.586 | 0.596 | 0.608 | | | | Line regulation, | 3V ≤ V <sub>IN</sub> ≤ 14V | | 1,2,3 | | 100 | 650 | | | $\Delta V_{OUT} / \Delta V_{IN}$ | see Figure 7-2 | 2.25V ≤ V <sub>IN</sub> ≤ 3V | | 1,2,3 | | 285 | 1800 | μV/V | | ΔV <sub>OUT</sub> /<br>ΔI <sub>OUT</sub> | Load Regulation,<br>see Figure 7-3 | 10mA ≤ I <sub>OUT</sub> ≤ 2A, V <sub>IN</sub> = | 5V, V <sub>OUT</sub> = 3.3V | 1,2,3 | | 4 | 16 | mV/A | | ENABLE | | 1 | | | | | | | | V <sub>EN(rising)</sub> | Enable rising threshold (turn-on) | | | 1,2,3 | 0.575 | 0.605 | 0.625 | V | | V <sub>EN(falling)</sub> | Enable falling threshold (turn-off) | | | 1,2,3 | 0.475 | 0.5 | 0.52 | V | | | | 1 | | | | | | | ## **6.5 Electrical Characteristics (continued)** Over $2.25\text{V} \le \text{V}_{\text{IN}} \le 14\text{V}$ , $\text{V}_{\text{OUT (set)}} \le \text{V}_{\text{IN}} - 0.5\text{V}$ , $\text{I}_{\text{OUT}} = 10\text{mA}$ , $\text{C}_{\text{OUT}} = 47\mu\text{F}$ , over operating temperature range ( $\text{T}_{\text{A}} = -55^{\circ}\text{C}$ to $125^{\circ}\text{C}$ ), typical values are at $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ , unless otherwise noted; includes RLAT at TA = $25^{\circ}\text{C}$ if sub-group number is present for QML RHA and SEP devices(2) | | PARAMETER | Test Con | ditions | SUB-<br>GROUP <sup>(1)</sup> | MIN | TYP | MAX | UNIT | | |-------------------------|------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------|------------------------------|-------|-------|------|-------------------|--| | I <sub>EN(LKG)</sub> | Enable leakage current | V <sub>EN</sub> = 7V | | 1,2,3 | | 1 | 30 | nA | | | T <sub>SD</sub> | Thermal shutdown enter temperature | | | | | 160 | | °C | | | T <sub>SD</sub> | Thermal shutdown exit temperature | | | | | 130 | | °C | | | POWER GO | OOD | | | | | | | | | | V <sub>PG_RISE</sub> | Power good rising as percent of V <sub>OUT</sub> | | | 1,2,3 | 93% | 95% | 97% | | | | V <sub>PG_FALL</sub> | Power good falling as percent of V <sub>OUT</sub> | | | 1,2,3 | 88.5% | 91.5% | 94% | | | | V <sub>PG(OL)</sub> | Power good output low | I <sub>PG(SINK)</sub> = 2mA | | 1,2,3 | | 90 | 190 | mV | | | V <sub>IN(MIN_PG)</sub> | Minimum VIN for valid PG (V <sub>PG</sub> < 0.5V) | I <sub>PG(SINK)</sub> = 0.5mA | | 1,2,3 | | 0.6 | 0.8 | V | | | I <sub>PG(LKG)</sub> | Power good leakage | V <sub>PG</sub> = 7V, V <sub>FB</sub> = 0.7V | | 1,2,3 | | 0.05 | 2 | μA | | | SOFT STAR | RT | 1 | | | | | | | | | I <sub>SS</sub> | Soft-start current | | | 1,2,3 | 1.4 | 2 | 2.7 | μA | | | | | $V_{IN} = 5V, V_{OUT} = 3.3V,$ | C <sub>SS</sub> = 1nF | | 0.22 | 0.35 | 0.48 | | | | t <sub>SS</sub> | Soft-start time | measured from V <sub>OUT</sub> = 10mV to PG assert | C <sub>SS</sub> = 33nF | | 5.5 | 10 | 14.5 | ms | | | STABILITY | | | | | | | | | | | GM | Gain Margin | V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 3.3V, I <sub>O</sub> | | | | 24 | | dB | | | PM | Phase Margin | C <sub>OUT</sub> = 47µF, T <sub>A</sub> = 25°C<br>No External Compensati | | | | 60° | | | | | NOISE AND | PSRR | | | | | | | | | | | | | f <sub>ripple</sub> = 100Hz | | | 68 | | | | | | | | f <sub>ripple</sub> = 1kHz | | | 72 | | | | | PSRR | Power-supply rejection ratio | $V_{IN} = 5V, V_{OUT} = 3.3V,$<br>$I_{OUT} = 1A, C_{SS} = 5.6nF$ | f <sub>ripple</sub> = 10kHz | | | 51 | | dB | | | | 1001 174, OSS - 0.0 | | f <sub>ripple</sub> = 100kHz | | | 40 | | | | | | | | f <sub>ripple</sub> = 1MHz | | | 34 | | | | | V <sub>N</sub> | Output noise voltage (bandwidth from 10Hz to 100kHz) | V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 3.3V, I <sub>O</sub> | <sub>DUT</sub> = 1A, C <sub>SS</sub> = 5.6nF | | | 35 | | μV <sub>RMS</sub> | | Subgroups are applicable for QML parts. For subgroup definitions see Section 6.6. (1) See the 5962R2320301VXC SMD for additional information on the QML RHA ceramic device <sup>(2)</sup> (3) $P_D$ is the internal power dissipation. When $P_D$ exceeds 3W, the current is lowered to avoid excessive local heating (due to tester limitations). # **6.6 Quality Conformance Inspections** MIL-STD-883, Method 5005 - Group A | SUBGROUP | DESCRIPTION | TEMPERATURE (°C) | |----------|---------------------|------------------| | 1 | Static tests at | 25 | | 2 | Static tests at | 125 | | 3 | Static tests at | <b>–</b> 55 | | 4 | Dynamic tests at | 25 | | 5 | Dynamic tests at | 125 | | 6 | Dynamic tests at | <b>-</b> 55 | | 7 | Dynamic tests at | 25 | | 8A | Functional tests at | 125 | | 8B | Functional tests at | <b>–</b> 55 | | 9 | Switching tests at | 25 | | 10 | Switching tests at | 125 | | 11 | Switching tests at | -55 | ## 6.7 Typical Characteristics $V_{IN}$ = 5V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C and $C_{SS}$ = 5.6nF, $C_{OUT}$ = 47 $\mu$ F (TBME476K025LBLC0), when used, the external compensation network is applied as depicted in Section 8.2, no $R_{COMP}$ , no $R_{COMP}$ unless otherwise noted. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated $V_{IN}$ = 5V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C and $C_{SS}$ = 5.6nF, $C_{OUT}$ = 47 $\mu$ F (TBME476K025LBLC0), when used, the external compensation network is applied as depicted in Section 8.2, no $R_{COMP}$ , no $C_{Comp}$ unless otherwise noted. $V_{IN}$ = 5V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C and $C_{SS}$ = 5.6nF, $C_{OUT}$ = 47 $\mu$ F (TBME476K025LBLC0), when used, the external compensation network is applied as depicted in Section 8.2, no $R_{COMP}$ , no $C_{Comp}$ unless otherwise noted. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated $V_{IN}$ = 5V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C and $C_{SS}$ = 5.6nF, $C_{OUT}$ = 47 $\mu$ F (TBME476K025LBLC0), when used, the external compensation network is applied as depicted in Section 8.2, no $R_{COMP}$ , no $R_{COMP}$ unless otherwise noted. $V_{IN}$ = 5V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C and $C_{SS}$ = 5.6nF, $C_{OUT}$ = 47 $\mu$ F (TBME476K025LBLC0), when used, the external compensation network is applied as depicted in Section 8.2, no $R_{COMP}$ , no $R_{COMP}$ unless otherwise noted. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated $V_{IN}$ = 5V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C and $C_{SS}$ = 5.6nF, $C_{OUT}$ = 47 $\mu$ F (TBME476K025LBLC0), when used, the external compensation network is applied as depicted in Section 8.2, no $R_{COMP}$ , no $R_{COMP}$ unless otherwise noted. $V_{IN}$ = 5V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C and $C_{SS}$ = 5.6nF, $C_{OUT}$ = 47 $\mu$ F (TBME476K025LBLC0), when used, the external compensation network is applied as depicted in Section 8.2, no $R_{COMP}$ , no $R_{COMP}$ unless otherwise noted. ## 7 Parameter Measurement Information A. V<sub>OUT(SET)</sub> is the output voltage the regulator is configured using the feedback resistors, V<sub>OUT(NOM)</sub> is the measured output voltage. V<sub>IN</sub> is set 2V above the output (limited to 14V maximum) and is decreased to the output voltage set point (V<sub>OUT(SET)</sub>). When V<sub>OUT</sub> falls to 98% of the nominal value (V<sub>OUT(NOM)</sub>), the dropout voltage is recorded. Figure 7-1. Dropout A. $\Delta V_{OUT} / \Delta V_{IN} = 100 \mu V/V$ (typ). This means for a 1V change in $V_{IN}$ ( $\Delta V_{IN} = 1V$ ), there will be a $100 \mu V$ change in $V_{OUT} = 100 \mu V$ ). Line regulation is a DC parameter; therefore this waveform can only be considered valid after transients die out or for a slow $V_{IN}$ slew rate Figure 7-2. Line Regulation A. $\Delta V_{OUT} / \Delta I_{OUT} = 4mV/A$ (typ). This means for a 1A change in $I_{OUT}$ ( $\Delta I_{OUT} = 1A$ ), there will be a 4mV change in $V_{OUT}$ ( $\Delta V_{OUT} = 4mV$ ). Load regulation is a DC parameter; therefore this waveform can be considered valid after transients die out or for a slow $I_{OUT}$ slew rate. Figure 7-3. Load Regulation ## 8 Detailed Description ## 8.1 Overview The TPS7H1121 (TPS7H1121-SP and TPS7H1121-SEP) is a radiation-hardened low dropout linear regulator (LDO) which operates over a wide range of input voltages. The TPS7H1121 is optimized for powering devices in a space environment by using a PMOS pass element which is capable of sourcing up to 2A over a 2.25V to 14V input. #### 8.2 Functional Block Diagram ## 8.3 Feature Description ## 8.3.1 Adjustable Output Voltage (Feedback Circuit) The output voltage of the TPS7H1121 can be set to a user-programmable level between 0.6V and 13.9V. Achieve this by using a resistor divider connected between $V_{OUT}$ , FB, and GND terminals. $R_{TOP}$ connected between $V_{OUT}$ and $V_{FB}$ , and $R_{BOTTOM}$ connected between $V_{FB}$ and GND. Use Equation 5 to determine V<sub>OUT</sub>. $$V_{OUT} = \frac{\left(R_{FB(TOP)} + R_{FB(BOT)}\right) \times V_{FB}}{R_{FB(BOT)}} \tag{1}$$ where • $V_{FB} = 0.596V \text{ (typ)}$ ## 8.3.2 Enable When the enable pin is low, the device enters shutdown mode and does not regulate the output voltage. Normally, an external resistor divider from $V_{IN}$ to GND is used to feed EN. Connection of the Enable pin directly to $V_{IN}$ is possible when $V_{IN}$ is below the Recommended Operating level of 7V; if a higher voltage level is to be provided to the Enable pin, then a simple voltage divider can be applied, refer to Equation 2 for resistor sizing guidance at the desired turn-on voltage. (2) $$V_{IN(rising)} = V_{EN(rising)} \times (R_{EN\ TOP} + R_{EN\ BOT}) / R_{EN\ BOT}$$ Similarly, a $V_{IN(falling)}$ voltage can also be calculated using Equation 3. The $V_{IN(fising)}$ and $V_{IN(falling)}$ can be thought of as configurable UVLO (under voltage-lockout) thresholds. $$V_{IN(falling)} = V_{EN(falling)} \times (R_{EN\_TOP} + R_{EN\_BOT}) / R_{EN\_BOT}$$ (3) While the TPS7H1121 will turn-on at a voltage of V<sub>EN</sub> of 0.6V (typ), it is recommended that the final value is above 0.8V. This is to ensure appropriate margin above the enable threshold during normal operation to prevent SEFIs during exposure to heavy ions. This recommendation is achieved by satisfying Equation 4. $$V_{\text{IN}(\text{final})} \times R_{\text{EN BOT}} / (R_{\text{EN TOP}} + R_{\text{EN BOT}}) = V_{\text{EN}(\text{final})} > 0.8V$$ (4) Alternatively, the EN pin can be driven directly from a micro-controller or FPGA. The low voltage threshold of the enable pin aids in support of 1.1V, 1.8V, 2.5V, and 3.3V logic levels. Similarly a final $V_{EN}$ above 0.8V for direct logic level driving is recommended (this is typically easily achieved with standard logic levels). ## 8.3.3 Dropout Voltage V<sub>DO</sub> Dropout voltage, V<sub>DO</sub>, is defined as the input voltage minus the output voltage (V<sub>IN</sub> - V<sub>OUT</sub>) where the output voltage falls to 98% of the initial value at the indicated current. See Figure 7-1 for the test waveforms used to measure dropout. The dropout voltage is higher at lower values of V<sub>IN</sub>; therefore, dropout voltage is specified across different conditions in Section 6.5. In dropout, the pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well. When $V_{ m IN}$ is below 3V, the error amplifier operates with less headroom versus what is present for a $V_{ m IN}$ range of 3V to 14V; the reduction in headroom causes higher dropout voltage for V<sub>IN</sub> voltages less than 3V(see typical dropout performance graphs Figure 6-1 through Figure 6-6). #### 8.3.4 Output Voltage Accuracy The TPS7H1121 features an accurate voltage reference, which is essential in minimizing the intrinsic error of the LDO. Output voltage accuracy specifies minimum and maximum output voltage error, relative to the expected nominal output voltage. The accuracy specification in the Section 6.5 table presents two operating regions, one in which the $V_{IN}$ is above 3V and one when $V_{IN}$ is in the "low-input" voltage region (2.25V $\leq V_{IN} \leq 3V$ ). The ±1.5% specification applies across the complete temperature range of -55°C to 125°C, across the input voltage range of $3V \le V_{IN} \le 14V$ , when the dissipated power is $\le 3W$ , and up to the full load ( $10mA \le I_{OUT} \le 2A$ ). When $V_{IN}$ is below 3V (2.25V $\leq$ $V_{IN}$ $\leq$ 3V), the output voltage accuracy is adjusted to $\pm 1.8\%$ . A few additional details to the measurement are noted: - The range of $V_{IN}$ , $I_{OUT}$ and temperature mean the specification applies across all load and temperature combinations. This is accomplished by testing multiple bias conditions that cover various corners. - Footnote 3 in Section 6.5 specifies that the measurement is done with a power dissipation limit that is limited to a maximum 3W. This is due to tester thermal limitations. - The test conditions specify a minimum of 10mA and not 0mA for more robust accuracy measurements. However, in a normal application the TPS7H1121 device does not have a minimum load current for stability - TI does not recommend including the following error terms into the V<sub>ACC</sub> specification as the following terms are inherently covered by the V<sub>ACC</sub> parameter: Product Folder Links: TPS7H1121-SP - V<sub>FB</sub> accuracy - ΔV<sub>OUT</sub>/ΔV<sub>IN</sub> (line regulation) - ΔV<sub>OUT</sub>/ΔI<sub>OUT</sub> (load regulation) Copyright © 2024 Texas Instruments Incorporated - V<sub>OUT</sub> tempco - The error due to the feedback resistors, such as the specified tolerances can be added to the V<sub>ACC</sub> specification. - For additional information on determining accuracy see Section 9.2.2.2. ## 8.3.5 Output Noise LDO noise is defined as the internally-generated intrinsic noise created by the semiconductor circuits. The TPS7H1121 output noise is typically $35\mu V_{RMS}$ . When an external compensation network is connected to the STAB pin, the applied network can reduce the loop bandwidth; therefore, the internal circuitry is less capable to minimize internally generated noise. Figure 6-30 shows the noise performance difference when configured with and without an external compensation network (note: $R_{Comp} = 20k\Omega$ and $C_{Comp} = 1nF$ ). ## 8.3.6 Power Supply Rejection Ratio (PSRR) The PSRR (power supply rejection ratio) of the TPS7H1121, is the amount of attenuation of the input noise at $V_{IN}$ , to the output, $V_{OUT}$ . PSRR is mathematically defined in Equation 5. $$PSRR = 20 \times \log_{10} \left( \frac{V_{IN(AC)}}{V_{OUT(AC)}} \right)$$ (5) The input noise is generally dominated by the switching ripple of an upstream converter. This noise occurs at the switching frequency and associated harmonics. When using an external compensation network and the loop bandwidth is reduced, then the overall PSRR diminishes as well. Figure 6-32 illustrates the trade off in a typical application in which the applied compensation network has reduced the loop band-width, but improved system stability ( $R_{Comp} = 20k\Omega$ , $C_{Comp} = 1nF$ ). #### 8.3.7 Soft Start Connecting a capacitor ( $C_{SS}$ ) from the SS terminal to GND slows down the output voltage ramp rate. The soft-start capacitor charges up to 1.2V. Equation 6 determines the required soft start capacitor value $C_{SS}$ with a user specified soft-start time $t_{SS}$ . $$C_{SS} = \frac{t_{SS} \times I_{SS}}{V_{REE}} \tag{6}$$ where - t<sub>SS</sub> = soft-start time - $I_{SS} = 2\mu A \text{ (typ)}$ - V<sub>RFF</sub> = 1.2V (typ) See Typical Graph Figure 6-14 for Soft Start Current vs Temperature Performance. #### 8.3.8 Power Good (PG) Power Good terminal is an open-drain connection and can be used to sequence multiple LDOs. The PG terminal will be pulled low until the output voltage reaches 95% (typ) of its final level. At that point, the PG pin will be pulled up through the external resistor divider. Since the PG pin is open drain, it can be pulled up to any voltage as long as it does not exceed the recommended maximum of 7V listed in Section 6.5. Figure 8-1. Sequenced Power Good #### 8.3.9 Stability #### 8.3.9.1 Stability Traditional stability margins (such as gain margin ≥ 6dB and phase margin ≥ 50°) for space rated IC's are often more onerous than industrial and consumer electronics. The TPS7H1121 is designed to support a wide range of space rated output capacitors (generally 22µF to 220µF) while maintaining a 6dB gain margin and 50° phase margin without utilizing the included STAB pin for external compensation. In addition to the TPS7H1121's wide intrinsic stability, the STAB pin may be utilized to insert an external RC compensation network that ties directly to the error amplifier's output. This architecture, as depicted in Figure 8-2, illustrates how an external compensation network is directly inserted prior to the pass element's buffer, which maximizes the efficacy of the inserted RC compensation circuit. This level of efficacy for an external compensation network enables end-users of the TPS7H1121 to conduct in depth stability analysis and widen stability margins for the applied output load. Additionally, it enables utilization of output capacitors as low as 6.8µF while allowing flexibility in managing low-ESR capacitors. Figure 8-2. Simplified Compensation Schematic #### 8.3.9.2 STAB Pin The STAB (stability) pin of the TPS7H1121 is designed to provide direct access to the controller's error amplifier; insertion into the LDO's control circuitry facilitates detailed stability analysis and fine tuning of the LDO's stability performance. The TPS7H1121 has a wide envelope in which typical gain and phase margin in excess of 6dB and 50° (with output capacitance ranging from $22\mu\text{F} \leq C_{\text{OUT}} \leq 220\mu\text{F}$ ). However, external compensation is provided via the STAB pin in which the $R_{\text{COMP}}$ and $C_{\text{COMP}}$ network can be utilized to further optimize the stability performance of the TPS7H1121 if desired. TI recommends that an external network is applied for low $C_{\text{OUT}}$ applications or for special concerns in which maximum stability margin is necessary. For further details on how to implement Type II and III Compensation, view SLVA662. #### 8.3.10 Programmable Current Limit Brick-wall current limit, also known as constant current limit, is shown in Figure 8-3. In this mode, once $I_{PCL}$ is reached and the current limit circuitry has time to respond, the TPS7H1121 LDO enters constant current regulation mode. In other words, the output voltage reduces to whatever value is needed to keep the output current at $I_{LIM}$ . Once the fault is removed the device resumes regulation. Due to the high power dissipation in brick-wall current limit, there is the possibility that the TPS7H1121 enters thermal shutdown which causes the device to stop regulation until the TPS7H1121 cools enough to exit thermal shutdown. Figure 8-3. Simplified Brick-Wall Current Limit Waveforms The programmable current limit's accuracy tightens with increased load current; Table 8-1 shows the recommended E96 value with a typical accuracy. With the stipulated accuracy of the current limit, the programmable current limit resistor $R_{CL}$ needs to be selected to accommodate the negative portion of the accuracy current limit circuitry. Additionally, a 20% headroom margin is recommended to prevent the current limit from intervening during nominal operation. For example an application with a nominal load of 1A can have a minimum programmable current limit setting of $1.4A / 97.6k\Omega$ ; the setting for a $97.6k\Omega$ programmable current limit has a negative accuracy of -25% which leads a minimum intervening current limit of 1.05A. For example an application with a nominal load of 1A is recommended to have a minimum intervening current of 1.2A; which yields a nominal current limit of 1.6A. Therefore an $R_{CL}$ setting of $80.6k\Omega$ with a negative accuracy of -25% leads to a minimum intervening current limit of 1.2A; which complies with the recommended 20% headroom. **Table 8-1. Recommended Current Limit Setting** Resistor | PROGRAMMABLE | (COIOCOI | | |---------------------------|----------|----------| | CURRENT LIMIT SETTING (A) | E96 (kΩ) | ACCURACY | | 0.32 | 442 | | | 0.4 | 392 | ±35% | | 0.5 | 332 | | | 0.6 | 267 | | | 0.7 | 205 | | | 0.75 | 174 | ±30% | | 0.8 | 169 | 130 /6 | | 0.9 | 158 | | | 1 | 143 | | | 1.1 | 133 | | | 1.2 | 121 | | | 1.3 | 110 | | | 1.4 | 97.6 | | | 1.5 | 88.7 | | | 1.55 | 82.5 | ±25% | | 1.6 | 80.6 | | | 1.7 | 78.6 | | | 1.8 | 75 | | | 1.9 | 71.5 | | | 2 | 69.8 | | | 2.1 | 66.5 | | | 2.2 | 63.4 | | | 2.3 | 60.4 | | | 2.4 | 57.6 | | | 2.5 | 54.9 | ±20% | | 2.6 | 52.3 | 12070 | | 2.7 | 49.9 | | | 2.8 | 46.4 | | | 2.9 | 44.2 | | | 3 | 41.2 | | ## 8.3.11 Thermal Shutdown Upon exceeding the TPS7H1121's thermal shutdown temperature limit, the integrated thermal shutdown circuitry activates to turn-off the device when the die temperature exceeds T<sub>SD(enter)</sub>. As the die cools below T<sub>SD(exit)</sub>, the device resumes regulation. The typical T<sub>SD(enter)</sub> of 160°C and T<sub>SD(exit)</sub> of 130°C provides a large hysteresis (30°C typical). The large hysteresis is intended to allow the device to sufficiently cool before attempting to resume regulation. # **8.4 Device Functional Modes** ## 8.4.1 Enable / Disable The table below shows the device functional modes: **Table 8-2. Device Functional Modes** | EN PIN | DEVICE<br>STATUS | |--------|------------------| | High | Regulation mode | | Low | Shutdown mode | # 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Application Information The TPS7H1121-SP LDO linear regulator is targeted space environment applications. This regulator has various features such as low dropout, soft start, output current limit, and error amplifier access via STAB pin. ## 9.2 Typical Application Figure 9-1. Application Schematic #### 9.2.1 Design Requirements This example highlights a design using the TPS7H1121 based on its evaluation module. For more details, please refer to the EVM user's guide, TPS7H1121EVM-CVAL Evaluation Module (EVM) User's Guide (SLVUCX9). A few parameters must be known in order to start the design process. These parameters are typically determined at the system level. For this example, we start with the following known parameters: Table 9-1. Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | |------------------------------------------|---------------------------------------------| | Input voltage | 5V ± 5% | | Output voltage | 3.3V ± 5% | | Maximum output current | 1A (typ) | | V <sub>IN(turn-on threshold)</sub> | 1.35V (typ) | | V <sub>OUT(PG assertion threshold)</sub> | 90% of V <sub>OUT(final)</sub> (typ), 2.97V | | Soft start time, t <sub>SS</sub> | 20ms | | Minimum phase margin | 50° | | Maximum gain margin | 6dB | ### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Output Voltage Configuration The output voltage is configured using Equation 1. Therefore 0.1% feedback resistors are selected with $R_{FB(TOP)} = 1.01 k\Omega$ and $R_{FB(BOT)} = 4.53 k\Omega$ ; using resistors with a 1% tolerance is acceptable, however this directly contributes a 1% error to the output voltage. #### 9.2.2.2 Output Voltage Accuracy To determine the overall output voltage accuracy, refer to the device voltage accuracy $V_{ACC}$ from the Section 6.5, the top and bottom feedback resistors ( $R_{FB(Top)}$ and $R_{FB(BOT)}$ ). $$System_{(error)} = V_{ACC} + R_{(error)}$$ (7) When the input voltage $V_{IN}$ is below 3V, the error amp is operating with a reduced head room such that output accuracy performance is widened to $\pm 1.8\%$ ; for this example $V_{IN}$ is above 3V, therefore the standard $\pm 1.5\%$ accuracy can be applied. For the selected 0.1% feedback resistors, the calculated error is shown in Equation 8, this assumes an uncorrelated error and the errors are added as the sum of the resistors' error squared. $$R_{(error)} = \sqrt[2]{(0.1^2 + 0.1^2)} = \pm 0.14\%$$ (8) The negative and positive system error's are summed with the results for this example shown below in equations Equation 9 and Equation 10. $$System_{(neg error)} = -1.5\% + -0.14\%$$ (9) $$System_{(pos\ error)} = 1.5\% + 0.14\%$$ (10) Adding the following errors together results in an accuracy of ±1.64%. #### 9.2.2.3 Enable Threshold The desired turn-on threshold is 1.35V. This means that as the $V_{IN}$ rail is turned-on and begins rising, the TPS7H1121 commences turning-on as soon as $V_{IN}$ reaches 1.35V. While this is not enough headroom from $V_{IN}$ to $V_{OUT}$ for final regulation, the regulator initiates start-up and $V_{IN}$ progresses to the final voltage of 5V. If desired, a higher voltage turn-on threshold can be selected (for example, 3.5V), provided the desired voltage is below 7V. Using Equation 1 and selecting an $R_{EN(TOP)}$ value of 49.9k $\Omega$ , the $R_{EN(BOT)}$ can be calculated as shown in Equation 11. $$R_{EN(BOT)} = \frac{V_{EN(rising)} \times R_{EN(TOP)}}{V_{IN(rising)} - V_{EN(rising)}} = \frac{0.605 \text{ V} \times 49.9 \text{ k}\Omega}{1.35 \text{ V} - 0.605 \text{ V}} = 40.2 \text{ k}\Omega$$ (11) Using E192 resistor values, $R_{EN(BOT)}$ is chosen to be 40.2k $\Omega$ . To comply with the maximum pin voltage for Enable use Equation 4. As shown in Equation 12, $V_{EN(final)} = 2.8V$ which is less than the recommended maximum of 7V and above the recommended minimum final value of 0.8V. $$\frac{V_{\rm IN(final)} \times R_{\rm EN(TOP\_}}{R_{\rm EN(TOP)} + R_{\rm EN(BOT)}} = V_{\rm EN(final)} = \frac{5 \, \text{V} \times 49.9 \, \text{k}\Omega}{49.9 \, \text{k}\Omega + 40.2 \, \text{k}\Omega} = 2.8 \, \text{V}$$ (12) #### 9.2.2.4 Soft Start Capacitor The evaluation module is specified to have a soft start time of $t_{SS}$ of 20ms, the soft start capacitor value can be calculated with Equation 6. $$C_{SS} = \frac{20 \text{ ms} \times 2 \text{ } \mu\text{A}}{1.2 \text{ V}} = 33.3 \text{ nF}$$ (13) Therefore a 33nF ceramic capacitor is selected to configure the soft start time. #### 9.2.2.5 Programmable Current Limit Resistor The evaluation module is populated with a current limit setting resistor to provide a I<sub>lim</sub> = 3A; to configure a lower current limit see Table 8-1. #### 9.2.2.6 Characterization of Overcurrent Events that Exceed Thermal Limits High power overcurrent events are characterized by duration, the input and output voltage they occur at, and the resulting current. In these high power overcurrent conditions, the dissipated power in the pass element becomes much greater than nominal operating conditions. Depending on the specific overcurrent conditions, the device heats up until reaching thermal shutdown. However, depending on the specific overcurrent event, the device may heat faster than the thermal shutdown circuitry can respond. Table 8-1 specifies resistors values for a desired current limit setting and the anticipated accuracy of the programmable current limit at the specified setting; 3A is a recommended maximum programmable current limit setting as the 20% accuracy has a maximum current limit of 3.6A, which is below the Absolute Maximum rating of 3.9A. The magnitude of the over-current condition intensifies as a function of the $V_{IN}$ - $V_{OUT}$ differential and pulse width (for faults to be evaluated as DC a 1s pulse can be used). By combining the input and output voltage differential, fault pulse width, and programmable current limit setting, a recommended programmable current limit protection area is derived as shown in Figure 9-2 which was characterized using the TPS7H1121 evaluation module (ceramic package) under laboratory ambient conditions ( $T_A = 25^{\circ}$ C). The effective thermal resistance of the thermal pad is calculated to be $R_{TH(PCB)} = 5^{\circ}$ C/W; the programmable current limit $I_{PCL}$ was set for the maximum allowable current of 3.6A. Applied faults of a pulse width of 10ms, 100ms and 1s were applied until a failure was observed; the applied voltage and programmed current were then adjusted lower on subsequent units until the curve was determined. The depicted curve is very dependent on assumed ambient temperatures, package thermal resistance, PCB thermal resistances and nature of the applied short; the curve below is only applicable for the ceramic unit and the evaluation module utilized. Figure 9-2. Programmable Current Limit Protection Area ## 9.2.2.7 Power Good Pull Up Resistor TI recommends to use a pullup resistor between $10k\Omega$ to $100k\Omega$ ; the evaluation module is configured with $10k\Omega$ . #### 9.2.2.8 Capacitors TPS7H1121 may use of a combination of tantalum and ceramic capacitors to achieve good volume to capacitance ratio. Table 9-2 highlights some of the supported capacitors. TI recommends to follow proper derating guidelines as recommended by the capacitor manufacturer based upon output voltage and operating temperature. TI recommends to use a polymer or tantalum capacitor along with a $0.1\mu F$ and $1\mu F$ ceramic capacitors implemented as bypass capacitors. The device is stable for input and output tantalum, polymer or ceramic X7R capacitor values or networks with bulk capacitance's ranging from $6.8\mu F$ to $880\mu F$ (some values within this range may require the use of external compensation). However, the dynamic performance of the device varies based on load conditions, the capacitor values used (including ESR) and utilization of the external compensation STAB pin. Bulk output capacitance less than $22\mu F$ and capacitance exceeding $220\mu F$ , should generally use an external compensation network applied to the STAB pin to achieve robust stability margins. Thorough stability analysis should always be performed to ensure that requisite stability margins are attained across the entirety of the mission profile. Bulk output capacitor ESR is significantly affects system stability; the TPS7H1121 was designed to achieve wide gain and phase margins with tantalum or polymer surface mount capacitors with low ESR. Ceramic capacitors are also supported, however ceramic capacitors have lower output capacitance and ESR such that an external compensation network may be necessary to achieve stability targets. | Table 3-2. II 3/III 121 Capacitors | | | | | | | | |------------------------------------|-----------------------------------------------------------------------|--------------------|--------|--|--|--|--| | CAPACITOR PART NUMBER | CAPACITOR DETAILS<br>(CAPACITOR, VOLTAGE, ESR @<br>100kHz, Case Size) | TYPE | VENDOR | | | | | | TES226K035 | 22μF, 35V, 43mΩ, 7343 | Tantalum - MnO2 | AVX | | | | | | TBME476K025LBLC9 | 47μF, 25V, 65mΩ, 7343 | Tantalum - MnO2 | AVX | | | | | | T540D227K010AH | 220μF, 10V, 24mΩ, 7343 | Tantalum - Polymer | Kemet | | | | | Table 9-2. TPS7H1121 Capacitors ### 9.2.2.8.1 Hybrid Output Capacitor Network The recommendation for the TPS7H1121 is to utilize ceramic bypass capacitors with a tantalum bulk capacitor. The combination of a tantalum and ceramic capacitor forms a hybrid network capacitor; see application report How to Calculate the Load Pole and ESR Zero When Using Hybrid Output Capacitors (SLVAE26) for how to analytically implement and assess the applied output capacitor network. Figure 9-3. Recommended Hybrid Output Capacitor Network Simplification TI recommends when conducting analytical analysis of the output capacitor network to only combine capacitors and the associated parasitic parameters which are identically specified (combine identical tantalum's, keep bypass caps and tantalum caps distinct from each other in analysis). In the figure above, capacitors $C_{OUT1}$ and $C_{OUT2}$ are combined into effective capacitance and ESR of $C_{eff}$ and $R_{eff}$ with the bypass cap $C_{BYP}$ being excluded. # 9.3 Power Supply Recommendations This device is designed to operate with an input voltage supply of up to 14V. The minimum input voltage must provide adequate headroom greater than the dropout voltage for the device to have a regulated output. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance. ## 9.4 Layout ## 9.4.1 Layout Guidelines - · For best performance, all traces should be as short as possible. - Use wide traces for IN, OUT, and GND to minimize the parasitic electrical effects. - Place the bulk output capacitors (generally tantalum or tantalum polymer) near the OUT pins of the device. - If a ceramic output capacitor is used, place it near the point of load. ## 9.4.2 Layout Example Figure 9-4. Printed Circuit Board Layout Example Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated Figure 9-5. Printed Circuit Board Layout Example: 3D View # 10 Device and Documentation Support ## 10.1 Device Support ## 10.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ## **10.2 Documentation Support** #### 10.2.1 Related Documentation For related documentation see the following: - Texas Instruments, TI Engineering Evaluation Units vs. MIL-PRF-38535 QML Class V Processing (SLYB235) - Texas Instruments, (Demystifying Type II and Type III Compensators Using Op- Amp and OTA for DC/DC Converters (SLVA662) - Texas Instruments, TPS7H1121EVM-CVAL Evaluation Module (EVM) (SLVUCX9) - Texas Instruments, How to Calculate the Load Pole and ESR Zero When Using Hybrid Output Capacitors (SLVAE26) ## 10.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 10.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the guick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ## 10.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 10.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 10.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 11 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |----------|----------|-----------------| | May 2024 | * | Initial Release | # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 23-May-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | PTPS7H1121HFT/EM | ACTIVE | CFP | HFT | 22 | 1 | TBD | Call TI | Call TI | 25 to 25 | | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. CERAMIC FLATPACK #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This package is hermetically sealed with a metal lid. The lid is not connected to any lead. - 4. The leads are gold plated. - 5. Metal lid is connected to backside metalization CERAMIC FLATPACK | B ADD LAND PATTERN VIEW / SHEET 2190485 | | |-----------------------------------------------------------------------------------------------------------------|----------------------------------| | A RELEASE NEW DRAWING 2186323 B ADD LAND PATTERN VIEW / SHEET 2190485 | | | B ADD LAND PATTERN VIEW / SHEET 2190485 | DATE ENGINEER / DRAFTER | | | 03/13/2020 R. RAZAK / ANIS FAUZI | | C UPDATE TOTAL LEAD LENGTH TO 27± 0.5 2192775 | 10/22/2020 R. RAZAK / ANIS FAUZI | | | 01/28/2021 R. RAZAK / ANIS FAUZI | | | | | | | | | | | | | | | | | | | | | | | SCALE SIZE A | 4225791 REV PAGE C 4 of 4 | 4.4 x 7.6, 0.65 mm pitch PLASTIC SMALL OUTLINE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated