









UCC21551 SLUSEW9D - MAY 2023 - REVISED JUNE 2024

# UCC21551x 4A, 6A, Reinforced Isolation Dual-Channel Gate Driver

## 1 Features

- Universal: dual low-side, dual high-side or halfbridge driver
- Junction temperature range -40 to +150°C
- Up to 4A peak source and 6A peak sink output
- Common-mode transient immunity (CMTI) greater than 125V/ns
- Up to 25V VDD output drive supply
  - 5V, 8V, 12V and 17V VDD UVLO options
- Switching parameters:
  - 33ns typical propagation delay
  - 5ns maximum pulse-width distortion
  - 10µs maximum VDD power-up delay
- UVLO protection for all power supplies
- Fast enable for power sequencing

# 2 Applications

- On-board battery chargers
- High-voltage DC-DC converter
- Automotive HVAC, body electronics
- Isolated converters in AC-DC and DC-DC
- Motor drive and inverters
- Uninterruptible power supply (UPS)

# 3 Description

The UCC21551x is an isolated dual channel gate driver family with programmable dead time and wide temperature range. It is designed with 4A peak-source and 6A peak-sink current to drive power MOSFET, SiC, and IGBT transistors.

The UCC21551x can be configured as two low-side drivers, two high-side drivers, or a half-bridge driver. The input side is isolated from the two output drivers by a 5kV<sub>RMS</sub> isolation barrier, with a minimum of 125V/ns common-mode transient immunity (CMTI).

Protection features include: resistor programmable dead time, disable feature to shut down both outputs simultaneously, and integrated de-glitch filter that rejects input transients shorter than 5ns. All supplies have UVLO protection.

With all these advanced features, the UCC21551x device enables high efficiency, high power density, and robustness in a wide variety of power applications.

#### **Device Information**

| PART NUMBER   | PACKAGE <sup>(1)</sup> | REC. VDD SUPPLY<br>MIN |
|---------------|------------------------|------------------------|
| UCC21551ADWR  | SOIC (16)              | 6.7 V                  |
| UCC21551ADWKR | SOIC (14)              | 6.7 V                  |
| UCC21551BDWKR | SOIC (14)              | 9.2 V                  |
| UCC21551CDWKR | SOIC (14)              | 13.5 V                 |
| UCC21551DDWKR | SOIC (14)              | 19 V                   |

For all available packages, see Section 13. VCC HV DC-Link VCC VDDA INA 16 PWM-A INB VSSA VCCI Barrier цС GND Functiona solation Isolation VDDB ΕN VSSB

**Typical Application Schematic** 



# **Table of Contents**

| 1 Features                                        | .1 | 7.1 Overview                                        | 21   |
|---------------------------------------------------|----|-----------------------------------------------------|------|
| 2 Applications                                    | .1 | 7.2 Functional Block Diagram                        | 21   |
| 3 Description                                     | .1 | 7.3 Feature Description                             | 22   |
| 4 Pin Configuration and Functions                 | .3 | 7.4 Device Functional Modes                         | 25   |
| 5 Specifications                                  | 5  | 8 Application and Implementation                    | 27   |
| 5.1 Absolute Maximum Ratings                      | 5  | 8.1 Application Information                         | 27   |
| 5.2 ESD Ratings                                   | 5  | 8.2 Typical Application                             | 27   |
| 5.3 Recommended Operating Conditions              | .5 | 9 Power Supply Recommendations                      | 38   |
| 5.4 Thermal Information                           | .5 | 10 Layout                                           | 39   |
| 5.5 Power Ratings                                 | .6 | 10.1 Layout Guidelines                              | 39   |
| 5.6 Insulation Specifications                     | 7  | 10.2 Layout Example                                 | 40   |
| 5.7 Safety Limiting Values                        | .8 | 11 Device and Documentation Support                 | 42   |
| 5.8 Electrical Characteristics                    | .9 | 11.1 Device Support                                 | 42   |
| 5.9 Switching Characteristics1                    | 10 | 11.2 Documentation Support                          | 42   |
| 5.10 Insulation Characteristics Curves1           | 11 | 11.3 Certifications                                 | 42   |
| 5.11 Typical Characteristics1                     | 13 | 11.4 Receiving Notification of Documentation Update | s 42 |
| 6 Parameter Measurement Information1              | 8  | 11.5 Support Resources                              | 42   |
| 6.1 Propagation Delay and Pulse Width Distortion1 | 8  | 11.6 Trademarks                                     | 42   |
| 6.2 Rising and Falling Time1                      | 8  | 11.7 Electrostatic Discharge Caution                | 42   |
| 6.3 Input and Enable Response Time1               | 8  | 11.8 Glossary                                       | 42   |
| 6.4 Programmable Dead Time1                       | 19 | 12 Revision History                                 | 43   |
| 6.5 Power-up UVLO Delay to OUTPUT1                | 19 | 13 Mechanical, Packaging, and Orderable             |      |
| 6.6 CMTI Testing2                                 | 20 | Information                                         | 44   |
| 7 Detailed Description2                           | 21 | 13.1 Tape and Reel Information                      | 44   |
|                                                   |    |                                                     |      |



# **4 Pin Configuration and Functions**



Figure 4-1. DW Package 16-Pin SOIC Top View



Figure 4-2. DWK Package 14-Pin SOIC Top View

**Table 4-1. Pin Functions** 

| PIN  |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|------|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME | NO. | ITPE                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| EN   | 5   | I                   | Enable both driver outputs if asserted high, disable both outputs if set low. It is recommended to tie this pin to VCCI if not used to achieve better noise immunity. This pin is internally pulled low if left floating. It is recommended to use an RC filter on EN pin to filter high frequency noise, with R = 0 $\Omega$ to 100 $\Omega$ and C = 100 pF to 1000 pF.                                                                              |  |  |
| DT   | 6   | I                   | <ul> <li>DT pin configurations:</li> <li>DT pin float or short to VCCI disables dead time interlock function (allows outputs to overlap)</li> <li>Place 1.7-kΩ to 100-kΩ resistor (RDT) between DT and GND to set minimum dead time between driver outputs</li> <li>Place 0-Ω to 150-Ω resistor, or short DT pin to GND to have two outputs interlocked</li> <li>TI does not recommend bypassing this pin with a ceramic capacitor &gt;1nF</li> </ul> |  |  |
| GND  | 4   | G                   | Primary-side ground reference. All signals in the primary side are referenced to this ground.                                                                                                                                                                                                                                                                                                                                                         |  |  |
| INA  | 1   | I                   | Input signal for A channel. INA input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to use an RC filter on INA to filter high frequency noise, with R = 10 $\Omega$ to 100 $\Omega$ and C = 10 pF to 100 pF.                                                                                                                                                                           |  |  |
| INB  | 2   | I                   | Input signal for B channel. INB input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to use an RC filter on INB to filter high frequency noise, with R = 10 $\Omega$ to 100 $\Omega$ and C = 10 pF to 100 pF.                                                                                                                                                                           |  |  |
| NC   | 7   | _                   | No Internal connection.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



# **Table 4-1. Pin Functions (continued)**

| ı    | PIN TYPE <sup>(1)</sup> |         | DESCRIPTION                                                                                                                           |
|------|-------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.                     | ITPE\'' | DESCRIPTION                                                                                                                           |
| NC   | 12                      | _       | No internal connection.                                                                                                               |
| NC   | 13                      | _       | No internal connection.                                                                                                               |
| OUTA | 15                      | 0       | Output of driver A. Connect to the gate of the A channel transistor through a gate resistor.                                          |
| OUTB | 10                      | 0       | Output of driver B. Connect to the gate of the B channel transsitor through a gate resistor.                                          |
| VCCI | 3                       | Р       | Primary-side supply voltage. Locally decouple to GND using a low ESR/ESL capacitor located as close to the device as possible.        |
| VCCI | 8                       | Р       | Primary-side supply voltage. This pin is internally shorted to pin 3.                                                                 |
| VDDA | 16                      | Р       | Secondary-side power for driver A. Locally decouple to VSSA using a low ESR/ESL capacitor located as close to the device as possible. |
| VDDB | 11                      | Р       | Secondary-side power for driver B. Locally decouple to VSSB using low ESR/ESL capacitor located as close to the device as possible.   |
| VSSA | 14                      | G       | Ground reference for secondary side A channel.                                                                                        |
| VSSB | 9                       | G       | Ground reference for secondary side B channel.                                                                                        |

<sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output

# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                      |                                                                                                                                                                              | MIN  | MAX                       | UNIT |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------|------|
| VCCI to GND                          | Input bias supply voltage                                                                                                                                                    | -0.3 | 6                         | V    |
| VDDA, VDDB to VSS                    | Output bias supply voltage                                                                                                                                                   | -0.3 | 30                        | V    |
| OUTA to VSSA, OUTB to                | Output signal DC voltage                                                                                                                                                     | -0.3 | VDDA/B + 0.3              | V    |
| VSSB                                 | Output signal transient voltage for 200-ns                                                                                                                                   | -2   | VDDA/B + 0.3              | V    |
| INA, INB to GND                      | Input signal DC voltage                                                                                                                                                      | -0.3 | VCCI + 0.3 <sup>(2)</sup> | V    |
| DT, EN to GND                        | Input bias supply voltage -0.3 6  Output bias supply voltage -0.3 30  Output signal DC voltage -0.3 VDDA/B + 0.3  Output signal transient voltage for 200-ns -2 VDDA/B + 0.3 | V    |                           |      |
| Channel to channel isolation voltage | VSSA-VSSB  in DWK package                                                                                                                                                    |      | 1850                      | V    |
| TJ                                   | Junction temperature                                                                                                                                                         | -40  | 150                       | °C   |
| T <sub>stg</sub>                     | Storage temperature                                                                                                                                                          | -65  | 150                       | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime

(2) Maximum voltage must not exceed 6 V.

## 5.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>          | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                          | MIN  | NOM MAX | UNIT |
|------------------|--------------------------------------------------------------------------|------|---------|------|
| V <sub>CCI</sub> | Input bias pin supply voltage                                            | 3.0  | 5.5     | V    |
| VDDA,<br>VDDB    | UCC21551A - 5V UVLO Output bias supply voltage, VDDA-VSSA, VDDB-VDDB     | 6.5  | 25      | V    |
| VDDA,<br>VDDB    | UCC21551B - 8V UVLO Output bias supply voltage, VDDA-VSSA, VDDB-VDDB     | 9.2  | 25      | V    |
| VDDA,<br>VDDB    | UCC21551C - 12V UVLO<br>Output bias supply voltage, VDDA-VSSA, VDDB-VDDB | 13.5 | 25      | V    |
| VDDA,<br>VDDB    | UCC21551D - 17V UVLO Output bias supply voltage, VDDA-VSSA, VDDB-VDDB    | 19   | 25      | V    |
| T <sub>J</sub>   | Junction temperature                                                     | -40  | 150     | °C   |

## 5.4 Thermal Information

|                       |                                           | UCC2    |         |      |
|-----------------------|-------------------------------------------|---------|---------|------|
|                       | THERMAL METRIC(1)                         | DWK     | DW      | UNIT |
|                       |                                           | 14 PINS | 16 PINS |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance    | 74.1    | 69.8    | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 34.1    | 33.1    | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance      | 32.8    | 36.9    | °C/W |

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# **5.4 Thermal Information (continued)**

|             |                                                    | UCC2    |         |      |
|-------------|----------------------------------------------------|---------|---------|------|
|             | THERMAL METRIC(1)                                  | DWK     | DW      | UNIT |
|             |                                                    | 14 PINS | 16 PINS |      |
| $\Psi_{JT}$ | Junction-to-top(center) characterization parameter | 23.7    | 22.2    | °C/W |
| $\Psi_{JB}$ | Junction-to-board characterization parameter       | 32.1    | 36      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 5.5 Power Ratings

|                                   | PARAMETER                                     | TEST CONDITIONS                                                                                                                           | MIN | TYP | MAX | UNIT |
|-----------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| P <sub>D</sub>                    | Maximum power dissipation (both sides)        | VCCI = 5V, VDDA/VDDB = 20V, INA/B = $3.3$ V, $460$ kHz $50$ % duty cycle square wave, $C_L$ = $2.2$ nF, $T_J$ = $150$ °C, $T_A$ = $25$ °C |     |     | 950 | mW   |
| P <sub>DI</sub>                   | Maximum power dissipation by transmitter side |                                                                                                                                           |     |     | 50  | mW   |
| P <sub>DA</sub> , P <sub>DB</sub> | Maximum power dissipation by each driver side |                                                                                                                                           |     |     | 450 | mW   |



## 5.6 Insulation Specifications

| PARAMETER TEST CONDITIONS |                                                                         | SPECIFIC ATION                                                                                                                                                               | UNIT              |                  |
|---------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|
| General                   |                                                                         |                                                                                                                                                                              |                   |                  |
| CLR                       | External clearance <sup>(1)</sup>                                       | Shortest terminal-to-terminal distance through air                                                                                                                           | >8                | mm               |
| CPG                       | External Creepage <sup>(1)</sup>                                        | Shortest terminal-to-terminal distance across the package surface                                                                                                            | >8                | mm               |
| DTI                       | Distance through the insulation                                         | Minimum internal gap (internal clearance)                                                                                                                                    | >17               | μm               |
| СТІ                       | Comparative tracking index                                              | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                        | > 600             | V                |
|                           | Material Group                                                          | According to IEC 60664-1                                                                                                                                                     | I                 |                  |
|                           | Overveltage estagen                                                     | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                   | 1-111             |                  |
|                           | Overvoltage category                                                    | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                  | 1-11              |                  |
| DIN EN II                 | EC 60747-17 (VDE 0884-17)                                               |                                                                                                                                                                              |                   |                  |
| V <sub>IORM</sub>         | Maximum repetitive peak isolation voltage                               | AC voltage (bipolar)                                                                                                                                                         | 2121              | $V_{PK}$         |
| V <sub>IOWM</sub>         | Maximum isolation working voltage breakdown (TDDB) test; see Figure 6-1 |                                                                                                                                                                              | 1500              | V <sub>RMS</sub> |
|                           |                                                                         | DC voltage                                                                                                                                                                   | 2121              | $V_{DC}$         |
| V <sub>IMP</sub>          | Maximum inpulse voltage                                                 | Tested in air, 1.2/50-µs waveform per IEC 62368-1                                                                                                                            | 7692              | V <sub>PK</sub>  |
| $V_{IOTM}$                | Maximum transient isolation voltage                                     | $V_{TEST} = V_{IOTM}$ , t = 60 s (qualification)<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1 s (100% production)                                                             | 7071              | $V_{PK}$         |
| V <sub>IOSM</sub>         | Maximum surge isolation voltage <sup>(2)</sup>                          | V <sub>IOSM</sub> ≥ 1.3 x V <sub>IMP</sub> ; Tested in oil (qualification test), 1.2/50-µs waveform per IEC 62368-1                                                          | 10000             | $V_{PK}$         |
|                           |                                                                         | Method a: After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10$ s                                      | ≤5                |                  |
| $q_{pd}$                  | Apparent charge <sup>(3)</sup>                                          | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10$ s                                    | ≤5                | рС               |
|                           |                                                                         | Method b1: At routine test (100% production) and preconditioning (type test), $V_{ini}$ = 1.2 × $V_{IOTM}$ , $t_{ini}$ = 1 s; $V_{pd(m)}$ = 1.875 × $V_{IORM}$ , $t_m$ = 1 s | ≤5                |                  |
| C <sub>IO</sub>           | Barrier capacitance, input to output <sup>(4)</sup>                     | $V_{IO} = 0.4 \times \sin(2\pi ft), f = 1 \text{ MHz}$                                                                                                                       | ~1.2              | pF               |
|                           |                                                                         | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                               | >10 <sup>12</sup> |                  |
| R <sub>IO</sub>           | Insulation resistance, input to output <sup>(4)</sup>                   | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                      | >10 <sup>11</sup> | Ω                |
|                           |                                                                         | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                            | >10 <sup>9</sup>  |                  |
|                           | Pollution degree                                                        |                                                                                                                                                                              | 2                 |                  |
|                           | Climatic category                                                       |                                                                                                                                                                              | 40/125/21         |                  |
| UL 1577                   |                                                                         |                                                                                                                                                                              |                   |                  |
| V <sub>ISO</sub>          | Withstand isolation voltage for UCC2155x                                | $\begin{split} &V_{TEST}=V_{ISO}=5000~V_{RMS},~t=60~s~(qualification),\\ &V_{TEST}=1.2~\times~V_{ISO}=6000~V_{RMS},~t=1~s~(100\%\\ &production) \end{split}$                 | 5000              | $V_{RMS}$        |

<sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed-circuit board are used to help increase these specifications.

- (2) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.
- (3) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (4) All pins on each side of the barrier tied together creating a two-pin device.



## 5.7 Safety Limiting Values

|                | PARAMETER                                 | TEST CONDITIONS                                                                                        | SIDE         | MIN | TYP | MAX  | UNIT  |
|----------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------|-----|-----|------|-------|
| DW pag         | ckage                                     |                                                                                                        |              |     |     |      |       |
| I <sub>S</sub> | Safety output supply current              | R <sub>θ JA</sub> = 74.1°C/W, V <sub>DDA/B</sub> = 15 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | DRIVER<br>A, |     |     | 58   | mA    |
| is             | Salety output supply current              | R <sub>θ JA</sub> = 74.1°C/W, V <sub>DDA/B</sub> = 25 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | DRIVER B     |     |     | 34   | IIIA  |
|                |                                           |                                                                                                        | INPUT        |     |     | 50   |       |
| _              | Safety supply power                       | $R_{\theta JA} = 74.1^{\circ}\text{C/W}, T_{J} = 150^{\circ}\text{C}, T_{A} =$                         | DRIVER<br>A  |     |     | 870  | mW    |
| P <sub>S</sub> | S Galety supply power                     | 25°C                                                                                                   | DRIVER<br>B  |     |     | 870  | IIIVV |
|                |                                           |                                                                                                        | TOTAL        |     |     | 1790 |       |
| T <sub>S</sub> | Maximum safety temperature <sup>(1)</sup> |                                                                                                        |              |     |     | 150  | °C    |
| DWK pa         | ackage                                    |                                                                                                        |              |     |     |      |       |
|                | Safaty authors aunally augrent            | R <sub>θ JA</sub> = 74.1°C/W, V <sub>DDA/B</sub> = 15 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | DRIVER<br>A, |     |     | 53   | mA    |
| I <sub>S</sub> | Safety output supply current              | R <sub>θ JA</sub> = 74.1°C/W, V <sub>DDA/B</sub> = 25 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | DRIVER B     |     |     | 32   | mA    |
|                |                                           |                                                                                                        | INPUT        |     |     | 50   | mW    |
| D              | Safaty aupply payer                       | $R_{\theta JA} = 74.1^{\circ}\text{C/W}, T_{J} = 150^{\circ}\text{C}, T_{A} =$                         | DRIVER<br>A  |     |     | 800  | mW    |
| P <sub>S</sub> | Safety supply power                       | 25°C                                                                                                   | DRIVER<br>B  |     |     | 800  | mW    |
|                |                                           |                                                                                                        | TOTAL        |     |     | 1650 | mW    |
| T <sub>S</sub> | Maximum safety temperature <sup>(1)</sup> |                                                                                                        |              |     |     | 150  | °C    |

<sup>(1)</sup> The maximum safety temperature,  $T_S$ , has the same value as the maximum junction temperature,  $T_J$ , specified for the device. The  $I_S$  and  $P_S$  parameters represent the safety current and safety power respectively. The maximum limits of  $I_S$  and  $P_S$  should not be exceeded. These limits vary with the ambient temperature,  $T_A$ . The junction-to-air thermal resistance,  $R_{qJA}$ , in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:  $T_J = T_A + R_{qJA}$ ,  $P_S$ , where  $P_S$  is the power dissipated in the device.  $T_{J(max)} = T_S = T_A + R_{qJA}$ , where  $P_S$ , where  $P_S = P_S$ , where  $P_S = P_S$ , where  $P_S = P_S$  is the maximum supply voltage.



# 5.8 Electrical Characteristics

 $V_{VCCI}$  = 3.3 V or 5.0 V, 0.1- $\mu$ F capacitance from VCCI to GND,  $V_{VDDx}$  = 12V (for 5V and 8V UVLO), 15V (for 12V UVLO), or 20V (for 17V UVLO), 1- $\mu$ F + 100-nF capacitance from VDDA and VDDB to VSSA and VSSB, DT pin floating, EN = VCC or DIS = GND,  $T_J$  = -40°C to +150°C,  $C_L$  = 0 pF, unless otherwise noted <sup>(1)</sup>

|                                                 | PARAMETER                      | TEST CONDITIONS                                                                   | MIN  | TYP  | MAX  | UNIT   |  |
|-------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------|------|------|------|--------|--|
| SUPPLY CUR                                      | RENTS                          |                                                                                   |      |      |      |        |  |
|                                                 |                                | V <sub>INx</sub> = 0 V, EN = VCC; VCC=3.3V                                        |      | 1.4  | 2    |        |  |
|                                                 |                                | V <sub>INx</sub> = 0 V, EN = VCC; VCC=5V                                          |      | 1.4  | 2    |        |  |
|                                                 |                                | V <sub>INx</sub> = VCC, EN = VCC; VCC=3.3V                                        |      | 4.2  | 4.8  |        |  |
| ı                                               | VCC quiescent current          | V <sub>INX</sub> = VCC, EN = VCC; VCC=5V                                          |      | 4.2  | 4.8  | mA     |  |
| lvcc                                            | voo quiescent current          | V <sub>INX</sub> PWM at 0V to VCC at f <sub>SW</sub> = 500kHz, EN = VCC; VCC=3.3V |      | 2.7  | 3.2  | 1117 ( |  |
|                                                 |                                | V <sub>INx</sub> PWM at 0V to VCC at f <sub>SW</sub> = 500kHz, EN = VCC; VCC=5V   |      | 2.7  | 3.2  |        |  |
|                                                 |                                | V <sub>INx</sub> = 0 V, EN = VCC;                                                 |      | 1.2  | 2    |        |  |
|                                                 |                                | V <sub>INx</sub> = 0 V, EN = VCC; VDD=25V                                         |      | 1.4  | 2.3  |        |  |
|                                                 |                                | V <sub>INx</sub> = VCC, EN = VCC;                                                 |      | 1.4  | 2.2  |        |  |
| $I_{VDDx}$                                      | VDDx quiescent current         | V <sub>INx</sub> = VCC, EN = VCC; VDD=25V                                         |      | 1.5  | 2.5  | mA     |  |
| ·VDDX                                           | VBBX quioccont current         | V <sub>INx</sub> PWM at 0V to VCC at f <sub>SW</sub> = 500kHz, EN = VCC;          |      | 2.7  | 4.4  | 110    |  |
|                                                 |                                | $V_{INX}$ PWM at 0V to VCC at $f_{SW}$ = 500kHz, EN = VCC; VDD=25V                | ,    | 2.7  | 4.4  |        |  |
| VCC SUPPLY                                      | VOLTAGE UNDERVOLTAGE THRESHOL  | DS                                                                                |      |      |      |        |  |
| V <sub>VCC_ON</sub>                             | VCC UVLO Rising Threshold      |                                                                                   | 2.55 | 2.7  | 2.85 |        |  |
| V <sub>VCC_OFF</sub>                            | VCC UVLO Falling Threshold     |                                                                                   | 2.35 | 2.5  | 2.65 | V      |  |
| V <sub>VCC_HYS</sub>                            | VCC UVLO Threshold Hysteresis  |                                                                                   |      | 0.2  |      |        |  |
| t <sub>VCC+ to OUT</sub>                        | VCC UVLO ON Delay              |                                                                                   | 18   | 42   | 80   | μs     |  |
| t <sub>VCC- to OUT</sub>                        | VCC UVLO OFF Delay             |                                                                                   | 0.5  | 1.2  | 7    |        |  |
| t <sub>VCCFIL</sub>                             | VCC UVLO Deglitch Filter       |                                                                                   | 0.4  | 0.9  | 3.1  |        |  |
| VDD SUPPLY                                      | VOLTAGE UNDERVOLTAGE THRESHOL  | DS AND DELAY                                                                      |      |      |      |        |  |
| V <sub>VDD_ON</sub>                             | VDDx UVLO Rising Threshold     |                                                                                   | 5.7  | 6.0  | 6.3  |        |  |
| $V_{VDD\_OFF}$                                  | VDDx UVLO Falling Threshold    | 5-V UVLO Option                                                                   | 5.4  | 5.7  | 6.0  | V      |  |
| V <sub>VDD_HYS</sub>                            | VDDx UVLO Threshold Hysteresis |                                                                                   |      | 0.30 |      |        |  |
| V <sub>VDD_ON</sub>                             | VDDx UVLO Rising Threshold     |                                                                                   | 7.7  | 8.5  | 8.9  |        |  |
| V <sub>VDD_OFF</sub>                            | VDDx UVLO Falling Threshold    | 8-V UVLO Option                                                                   | 7.2  | 7.9  | 8.4  | V      |  |
| V <sub>VDD_HYS</sub>                            | VDDx UVLO Threshold Hysteresis |                                                                                   |      | 0.6  |      |        |  |
| V <sub>VDD_ON</sub>                             | VDDx UVLO Rising Threshold     |                                                                                   | 11.7 | 12.5 | 13.3 |        |  |
| V <sub>VDD_OFF</sub>                            | VDDx UVLO Falling Threshold    | 12-V UVLO Option (Metal Option)                                                   | 10.7 | 11.5 | 12.3 | V      |  |
| V <sub>VDD_HYS</sub>                            | VDDx UVLO Threshold Hysteresis |                                                                                   |      | 1.0  |      | -      |  |
| V <sub>VDD ON</sub>                             | VDDx UVLO Rising Threshold     |                                                                                   | 16.4 | 17.6 | 18.8 | V      |  |
| V <sub>VDD_OFF</sub>                            | VDDx UVLO Falling Threshold    | 17-V UVLO Option (Metal Option)                                                   | 15.4 | 16.6 | 17.8 |        |  |
| V <sub>VDD HYS</sub>                            | VDDx UVLO Threshold Hysteresis | V OVEO Option (inicial Option)                                                    | 10.4 | 1.0  | 17.0 |        |  |
|                                                 | VDDx UVLO ON Delay             |                                                                                   |      | 1.0  | 10   | · ·    |  |
| t <sub>VDD+</sub> to OUT                        | VDDx UVLO OFF Delay            |                                                                                   | 0.1  | 0.5  | 2    | 116    |  |
| t <sub>VDD- to OUT</sub>                        | <u> </u>                       |                                                                                   | 0.1  | 0.5  |      | μs     |  |
| t <sub>VDDFIL</sub>                             | VDDx UVLO Deglitch Filter      |                                                                                   | U. I | 0.17 |      |        |  |
| INA, INB, AND                                   | J EN /                         |                                                                                   |      |      |      |        |  |
| V <sub>INX_H</sub> ,<br>, V <sub>EN_H</sub>     | Input High Threshold Voltage   |                                                                                   |      | 2    | 2.3  |        |  |
| V <sub>INx_L</sub> ,<br>, V <sub>EN_L</sub>     | Input Low Threshold Voltage    |                                                                                   | 0.8  | 1    |      | V      |  |
| V <sub>INx_HYS</sub> ,<br>, V <sub>EN_HYS</sub> | Input Threshold Hysteresis     |                                                                                   |      | 1    |      |        |  |
| R <sub>INxD</sub>                               | INx Pin Pull Down Resistance   | INx = 3.3V                                                                        | 50   | 90   | 185  | kΩ     |  |
| R <sub>ENU</sub>                                | EN Pin Pull Down Resistance    | EN = 3.3V                                                                         | 50   | 90   | 185  | kΩ     |  |

## 5.8 Electrical Characteristics (continued)

 $V_{VCCI}$  = 3.3 V or 5.0 V, 0.1- $\mu$ F capacitance from VCCI to GND,  $V_{VDDx}$  = 12V (for 5V and 8V UVLO), 15V (for 12V UVLO), or 20V (for 17V UVLO), 1- $\mu$ F + 100-nF capacitance from VDDA and VDDB to VSSA and VSSB, DT pin floating, EN = VCC or DIS = GND,  $T_1$  =  $-40^{\circ}$ C to +150°C.  $C_1$  = 0 pF, unless otherwise noted <sup>(1)</sup>

|                    | PARAMETER                                                                                                        | TEST CONDITIONS                                                  | MIN          | TYP                     | MAX     | UNIT |
|--------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------|-------------------------|---------|------|
| OUTPUT DE          | RIVER STAGE                                                                                                      |                                                                  |              |                         |         |      |
| I <sub>O+</sub>    | Peak Output Source Current                                                                                       | C <sub>VDDx</sub> = 10 μF, C <sub>L</sub> = 0.22 μF, f = 1 kHz   |              | -4                      |         | Α    |
| I <sub>O</sub> _   | Peak Output Sink Current                                                                                         | C <sub>VDDx</sub> = 10 μF, C <sub>L</sub> = 0.22 μF, f = 1 kHz   |              | 6                       |         | Α    |
| R <sub>OH</sub>    | Pull up resistance. R <sub>OH</sub> does not represent drive pull-up performance. See Section 8.3.4 for details. | I <sub>OUTx</sub> = -0.05A                                       | 5            |                         | Ω       |      |
| R <sub>OL</sub>    | Pull down resistance                                                                                             | I <sub>OUTx</sub> = 0.05A 0.55                                   |              |                         |         |      |
| ACTIVE PUI         | LL-DOWN                                                                                                          |                                                                  | •            | -                       |         |      |
| V <sub>OUTPD</sub> | Output Active Pull Down on OUTx                                                                                  | I <sub>OUT</sub> = 200mA, VDDx floating and unpowered.           |              | 1.6                     | 2       | V    |
| V <sub>OUTPD</sub> | Output Active Pull Down on OUTx                                                                                  | I <sub>OUT</sub> = 200mA, C <sub>VDD</sub> =100nF and unpowered. |              | 1.6                     | 2       | V    |
| DEADTIME           | AND OVERLAP PROGRAMMING                                                                                          |                                                                  | •            | -                       |         |      |
|                    | Disable DT Function                                                                                              | DT pin open or pull DT pin to VCC                                | Output overl | apping dete<br>INA, INB | ermined | -    |
| DT <sub>S</sub>    | Deadtime Programming for R <sub>DT</sub> ≤0.15kΩ                                                                 | R <sub>DT</sub> =0~0.15kΩ                                        | -6           | 0.2                     | 6       | ns   |
|                    | Deadtime Programming for                                                                                         | R <sub>DT</sub> = 10 kΩ                                          | 86           | 99                      | 112     |      |
|                    | 1.7kΩ≤R <sub>DT</sub> ≤100kΩ                                                                                     | R <sub>DT</sub> = 20 kΩ                                          | 167          | 185                     | 203     | ns   |
|                    | DT (ns) = $8.6 \times R_{DT}(k\Omega) + 13$                                                                      | R <sub>DT</sub> = 50 kΩ                                          | 399          | 443                     | 487     |      |

<sup>(1)</sup> Current direction in the testing conditions are defined to be positive into the pin and negative out of the specified terminal (unless otherwise noted)

## 5.9 Switching Characteristics

 $V_{VCCI}$  = 3.3 V or 5.0 V, 0.1- $\mu$ F capacitance from VCCI to GND,  $V_{VDDx}$  = 12V (for 5V and 8V UVLO) or 15V (for 12V UVLO) or 20V (for 17V UVLO), 1- $\mu$ F+100-nF capacitance from VDDA and VDDB to VSSA and VSSB, DT pin floating, EN = VCC or DIS = GND,  $T_J$  = -40°C to +150°C,  $C_L$  = 0 pF, unless otherwise noted

| PARAMETER             |                                                 | TEST CONDITIONS                                                                                                           | MIN | TYP | MAX | UNIT |
|-----------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| +                     | Output Rise Time                                | C <sub>L</sub> =1.8nF, VDDx=12V, 20% to 80%                                                                               |     | 8   |     | no   |
| t <sub>RISE</sub>     | Output Nise Time                                | C <sub>L</sub> =1.8nF, VDDx=25V, 20% to 80%                                                                               |     | 8   |     | ns   |
|                       | Outrout Fall Time                               | C <sub>L</sub> =1.8nF, VDDx=12V, 10% to 90%                                                                               |     | 8   |     | ns   |
| t <sub>FALL</sub>     | Output Fall Time                                | C <sub>L</sub> =1.8nF, VDDx=25V, 10% to 90%                                                                               |     | 8   |     | 115  |
| t <sub>PDLH</sub>     | Propagation Delay – Low to High                 | Input Pulse Width = 100ns, 500kHz,<br>measure with Input VIH to output 10%                                                | 26  | 33  | 45  | ns   |
| t <sub>PDHL</sub>     | Propagation Delay – High to Low                 | Input Pulse Width = 100ns, 500kHz, measure with Input VIL to output 90%                                                   | 26  | 33  | 45  | ns   |
| t <sub>PD_EN_HL</sub> | EN Response Delay – High to Low                 | t <sub>EN/DIS_FIL</sub> = 20 ns (typ),                                                                                    | 27  | 48  | 80  | ns   |
| t <sub>PD_EN_LH</sub> | EN Response Delay – Low to High                 | VDD=VDD_ON+0.2V and above,<br>Input Pulse Width = 100ns, 500kHz                                                           | 27  | 48  | 80  | ns   |
| t <sub>PWmin</sub>    | Minimum Input Pulse Width That Passes to Output | VDD=VDD_ON+0.2V and above                                                                                                 | 4   | 12  | 30  | ns   |
|                       |                                                 | Input Pulse Width = 100ns, 500kHz, T <sub>J</sub> = -40°C to -10°C                                                        | 0   |     | 6.5 | ns   |
| t <sub>DM</sub>       | Propagation Delay Matching for Dual             | t <sub>PDLHA</sub> - t <sub>PDLHB</sub>  ,  t <sub>PDHLA</sub> - t <sub>PDHLB</sub>                                       | 0 5 |     |     |      |
| ואוטי                 | Channel Driver                                  | Input Pulse Width = 100ns, 500kHz, T <sub>J</sub> =<br>-10°C to +150°C                                                    |     | 5   | ns  |      |
|                       |                                                 | tpdlha - tpdlhb ,  tpdhla - tpdhlb                                                                                        |     |     |     |      |
| t <sub>PWD</sub>      | Pulse Width Distortion                          | Input Pulse Width = 100ns, 500kHz<br> t <sub>PDLHA</sub> - t <sub>PDHLA</sub>  ,  t <sub>PDLHB</sub> - t <sub>PDHLB</sub> | 0   |     | 5   | ns   |

## **5.9 Switching Characteristics (continued)**

 $V_{VCCI}$  = 3.3 V or 5.0 V, 0.1- $\mu$ F capacitance from VCCI to GND,  $V_{VDDx}$  = 12V (for 5V and 8V UVLO) or 15V (for 12V UVLO) or 20V (for 17V UVLO), 1- $\mu$ F+100-nF capacitance from VDDA and VDDB to VSSA and VSSB, DT pin floating, EN = VCC or DIS = GND,  $T_J$  = -40°C to +150°C,  $C_L$  = 0 pF, unless otherwise noted

| PARAMETER       |                                           | TEST CONDITIONS         | MIN | TYP MAX | UNIT |
|-----------------|-------------------------------------------|-------------------------|-----|---------|------|
| CM <sub>H</sub> | High-level Common Mode Transient Immunity | V = 1500V               | 125 |         | V/ns |
| CM <sub>L</sub> | Low-level Common Mode Transient Immunity  | V <sub>CM</sub> = 1500V | 125 |         | V/ns |

### 5.10 Insulation Characteristics Curves



Figure 5-1. Thermal Derating Curve for Limiting Current per VDE for DWK package (current in each channel with both channels running simultaneously)



Figure 5-3. Thermal Derating Curve for Limiting Current per VDE for DW package (current in each channel with both channels running simultaneously)



Figure 5-2. Thermal Derating Curve for Safety-Related Limiting Power per VDE for DWK package



Figure 5-4. Thermal Derating Curve for Safety-Related Limiting Power per VDE for DW package





## 5.11 Typical Characteristics

VDDA = VDDB= 15 V, VCCI = 3.3 V, T<sub>A</sub> = 25°C, No load unless otherwise noted.



Temperature (No Load, Input Low, No Switching)

Load, Input Low, No Switching)



VDDA = VDDB= 15 V, VCCI = 3.3 V, T<sub>A</sub> = 25°C, No load unless otherwise noted.



Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

VDDA = VDDB= 15 V, VCCI = 3.3 V, T<sub>A</sub> = 25°C, No load unless otherwise noted.





VDDA = VDDB= 15 V, VCCI = 3.3 V, T<sub>A</sub> = 25°C, No load unless otherwise noted.



Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

VDDA = VDDB= 15 V, VCCI = 3.3 V, T<sub>A</sub> = 25°C, No load unless otherwise noted.





## **6 Parameter Measurement Information**

## 6.1 Propagation Delay and Pulse Width Distortion

Figure 6-1 shows how one calculates pulse width distortion  $(t_{PWD})$  and delay matching  $(t_{DM})$  from the propagation delays of channels A and B. It can be measured by ensuring that both inputs are in phase and disabling the dead time function by shorting the DT Pin to VCC.



Figure 6-1. Overlapping Inputs, Dead Time Disabled

## 6.2 Rising and Falling Time

Figure 6-2 shows the criteria for measuring rising ( $t_{RISE}$ ) and falling ( $t_{FALL}$ ) times. For more information on how short rising and falling times are achieved see Section 7.3.4.



Figure 6-2. Rising and Falling Time Criteria

## 6.3 Input and Enable Response Time

Figure 6-3 shows the response time of the disable function. It is recommended to bypass using a 100pF-1nF low ESR/ESL capacitor close to EN pin when connecting EN pin to a micro controller with distance. For more information, see Section 7.4.1.



Figure 6-3. Enable Pin Timing

Product Folder Links: *UCC21551* 

Copyright © 2024 Texas Instruments Incorporated

## 6.4 Programmable Dead Time

Leaving the DT pin open or tying it to GND through an appropriate resistor (R<sub>DT</sub>) sets a dead-time interval. For more details on dead time, refer to Section 7.4.2.



Figure 6-4. Dead-Time Switching Parameters

## 6.5 Power-up UVLO Delay to OUTPUT

Before the driver is ready to deliver a proper output state, there is a power-up delay from the UVLO rising edge to output and it is defined as  $t_{VCCI+ to\ OUT}$  for VCCI UVLO (typically 42us) and  $t_{VDD+ to\ OUT}$  for VDD UVLO (max 10us). It is recommended to consider proper margin before launching PWM signal after the driver's VCCI and VDD bias supply is ready. Figure 6-5 and Figure 6-6 show the power-up UVLO delay timing diagram for VCCI and VDD.

If INA or INB are active before VCCI or VDD have crossed above their respective on thresholds, the output will not update until  $t_{VCCI+ to\ OUT}$  or  $t_{VDDx+ to\ OUT}$  after VCCI or VDD crossing its UVLO rising threshold. However, when either VCCI or VDD receive a voltage less than their respective off thresholds, there is <2 $\mu$ s delay, depending on the voltage slew rate on the supply pins, before the outputs are held low. This asymmetric delay is designed to ensure safe operation during VCCI or VDD brownouts.



Figure 6-5. VCCI Power-up UVLO Delay



Figure 6-6. VDDA/B Power-up UVLO Delay



# **6.6 CMTI Testing**

Figure 6-7 is a simplified diagram of the CMTI testing configuration.



Figure 6-7. Simplified CMTI Testing Setup

# 7 Detailed Description

### 7.1 Overview

In order to switch power transistors rapidly and reduce switching power losses, high-current gate drivers are often placed between the output of control devices and the gates of power transistors. There are several instances where controllers are not capable of delivering sufficient current to drive the gates of power transistors. This is especially the case with digital controllers, since the input signal from the digital controller is often a 3.3-V logic signal capable of only delivering a few mA.

The UCC21551x is a flexible dual gate driver which can be configured to fit a variety of power supply and motor drive topologies, as well as drive several types of transistors, including SiC MOSFETs. The device has many features that allow it to integrate well with control circuitry and protect the gates it drives, such as: resistor-programmable dead time (DT) control, an EN pin that's internally pulled down, and under voltage lock out (UVLO) for both input and output voltages. The UCC21551x also holds its outputs low when the inputs are left open or when the input pulse is not wide enough. The driver inputs are CMOS and TTL compatible for interfacing to digital and analog power controllers alike. Each channel is controlled by its respective input pins (INA and INB), allowing full and independent control of each of the outputs.

## 7.2 Functional Block Diagram



Copyright © 2022, Texas Instruments Incorporated

## 7.3 Feature Description

## 7.3.1 VDD, VCCI, and Undervoltage Lock Out (UVLO)

The UCC21551x has an internal undervoltage lock out (UVLO) protection feature on the supply circuit blocks between the VDD and VSS pins for both outputs. When the VDD bias voltage is lower than  $V_{VDD\_ON}$  at device start-up or lower than  $V_{VDD\_OFF}$  after start-up, the VDD UVLO feature holds the affected output low, regardless of the status of the input pins (INA and INB).

When the output stages of the driver are in an unbiased or UVLO condition, the driver outputs are held low by an active clamp circuit that limits the voltage rise on the driver outputs (Illustrated in Figure 7-1). In this condition, the upper PMOS is resistively held off by  $R_{Hi-Z}$  while the lower NMOS gate is tied to the driver output through  $R_{CLAMP}$ . In this configuration, the output is effectively clamped to the threshold voltage of the lower NMOS device, typically around 1.5 V, when no bias power is available.



Figure 7-1. Simplified Representation of Active Pulldown Feature

The VDD UVLO protection has a hysteresis feature ( $V_{VDD\_HYS}$ ). This hysteresis prevents chatter when there is ground noise from the power supply. Also this allows the device to accept small drops in bias voltage, which is bound to happen when the device starts switching and operating current consumption increases suddenly.

The input side of the UCC21551x also has an internal undervoltage lock out (UVLO) protection feature. The device isn't active unless the voltage, VCCI, is going to exceed  $V_{VCCI\_ON}$  on start up. And a signal will cease to be delivered when that pin receives a voltage less than  $V_{VCCI\_OFF}$ . And, just like the UVLO for VDD, there is hysteresis ( $V_{VCCI\_HYS}$ ) to ensure stable operation.

All versions of the UCC21551x can withstand an absolute maximum of 30 V for VDD, and 5.5 V for VCCI.

Table 7-1. UCC21551x VCCI UVLO Feature Logic

|                                                        | <u> </u> |     |         |      |  |
|--------------------------------------------------------|----------|-----|---------|------|--|
| CONDITION                                              | INP      | UTS | OUTPUTS |      |  |
| CONDITION                                              | INA      | INB | OUTA    | OUTB |  |
| VCCI-GND < V <sub>VCCI_ON</sub> during device start up | Н        | L   | L       | L    |  |
| VCCI-GND < V <sub>VCCI_ON</sub> during device start up | L        | Н   | L       | L    |  |
| VCCI-GND < V <sub>VCCI_ON</sub> during device start up | Н        | Н   | L       | L    |  |
| VCCI-GND < V <sub>VCCI_ON</sub> during device start up | L        | L   | L       | L    |  |
| VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | Н        | L   | L       | L    |  |
| VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | L        | Н   | L       | L    |  |
| VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | Н        | Н   | L       | L    |  |
| VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | L        | L   | L       | L    |  |

Table 7-2. UCC21551x VDD UVLO Feature Logic

| CONDITION                                            | INP | UTS | OUTPUTS |      |
|------------------------------------------------------|-----|-----|---------|------|
| CONDITION                                            | INA | INB | OUTA    | OUTB |
| VDD-VSS < V <sub>VDD_ON</sub> during device start up | Н   | L   | L       | L    |
| VDD-VSS < V <sub>VDD_ON</sub> during device start up | L   | Н   | L       | L    |
| VDD-VSS < V <sub>VDD_ON</sub> during device start up | Н   | Н   | L       | L    |
| VDD-VSS < $V_{VDD_ON}$ during device start up        | L   | L   | L       | L    |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | Н   | L   | L       | L    |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | L   | Н   | L       | L    |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | Н   | Н   | L       | L    |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | L   | L   | L       | L    |

## 7.3.2 Input and Output Logic Table

# Table 7-3. Input/Output Logic Table (1)

Assume VCCI, VDDA, VDDB are powered up. See Section 7.3.1 for more information on UVLO operation modes.

| INP       | INPUTS    |                     | OUTPUTS |      | NOTE                                                              |
|-----------|-----------|---------------------|---------|------|-------------------------------------------------------------------|
| INA       | INB       | EIN                 | OUTA    | OUTB | NOTE                                                              |
| L         | L         | Н                   | L       | L    |                                                                   |
| L         | Н         | Н                   | L       | Н    | If Dead Time function is used, output transitions occur after the |
| Н         | L         | Н                   | Н       | L    | dead time expires. See Section 7.4.2                              |
| Н         | Н         | Н                   | L       | L    |                                                                   |
| Н         | Н         | Н                   | Н       | Н    | DT pin left open or tied to VCCI                                  |
| Left Open | Left Open | Н                   | L       | L    | -                                                                 |
| Х         | Х         | Low or Left<br>Open | L       | L    | -                                                                 |

<sup>(1) &</sup>quot;X" means L, H or left open.

## 7.3.3 Input Stage

The input pins (INA, INB, and EN) of the UCC21551x are based on a TTL and CMOS compatible input-threshold logic that is totally isolated from the VDD supply voltage. The input pins are easy to drive with logic-level control signals (such as those from 3.3-V micro-controllers), since the UCC21551x has typical high threshold ( $V_{INAH}$ ) of 2 V and a typical low threshold of 1 V, which vary little with temperature . A wide hysterisis ( $V_{INA\_HYS}$ ) of 1 V makes for good noise immunity and stable operation. If any of the inputs are ever left open, internal pulldown resistors force the pin low. These resistors are typically 90 k $\Omega$  (see Section 7.2). However, it is still recommended to ground an input if it is not being used.

Copyright © 2024 Texas Instruments Incorporated

Since the input side of the UCC21551x is isolated from the output drivers, this allows the user to choose the most efficient VDD for their chosen gate. The amplitude of any signal applied to INA or INB should *never* be at a voltage higher than VCCI.

## 7.3.4 Output Stage

The UCC21551x output stages feature a pull-up structure which delivers the highest peak-source current when it is most needed, during the Miller plateau region of the power-switch turn on transition (when the power switch drain or collector voltage experiences dV/dt). The output stage pull-up structure features a P-channel MOSFET and an additional *Pull-Up* N-channel MOSFET in parallel. The function of the N-channel MOSFET is to provide a brief boost in the peak-sourcing current, enabling fast turn on. This is accomplished by briefly turning on the N-channel MOSFET during a narrow instant when the output is changing states from low to high.

The  $R_{OH}$  parameter is a DC measurement and it is representative of the on-resistance of the P-channel device only. This is because the *Pull-Up* N-channel device is held in the off state in DC condition and is turned on only for a brief instant when the output is changing states from low to high. This N-channel device has an on-resistance of approximately 1.47- $\Omega$ . Therefore, the effective resistance of the UCC21551x pull-up stage during this brief turn-on phase is the parallel resistance between the pull-up NMOS and pull-up PMOS, which is  $1.47\Omega$  //  $5\Omega$ , much lower than what is represented by the  $R_{OH}$  parameter. The value of  $R_{OH}$  belies the fast nature of the UCC21551x turn-on time.

The pull-down structure in the UCC21551x is simply composed of an N-channel MOSFET. The R<sub>OL</sub> parameter, which is also a DC measurement, is representative of the impedance of the pull-down state in the device. Both outputs of the UCC21551x are capable of delivering 4-A peak source and 6-A peak sink current pulses. The output voltage swings between VDD and VSS provides rail-to-rail operation, thanks to the MOS-out stage which delivers very low drop-out.

To ensure robust and reliable operation of gate drivers, pay special attention to the minimum pulse width. The minimum pulse width shown in the electrical characteristics table describes the minimum input pulse that would be passed to the output in an unloaded driver. This is dictated by the deglitch filter present in the driver IC. An input ON or OFF pulse width longer than the maximum specification is needed to guarantee an output state change and avoid potential shoot-through. With a loaded driver, extra precaution must be taken to ensure robust operation of the system. During gate switching, if the output state changes before the driver completes each transition, a non-zero current switching event occurs. Combined with layout parasitics, non-zero current switching can cause internal rail overshoot and EOS damage of the gate driver. Thus, a minimum output width is needed for reliable system operation. This minimum output pulse width is dependent on several factors: gate capacitance, VDD supply voltage, gate resistance, and PCB layout parasitics. The minimum pulse width for robust operation might be magnitudes larger than the minimum pulse width shown in the electrical characteristics table. System-level study should be carried out to determine the minimum output pulse width required for each system.



Figure 7-2. Output Stage

#### 7.3.5 Diode Structure in the UCC21551x

Figure 7-3 illustrates the multiple diodes involved in the ESD protection components of the UCC21551x. This provides a pictorial representation of the absolute maximum rating for the device.



Figure 7-3. ESD Structure

## 7.4 Device Functional Modes

#### 7.4.1 Enable Pin

Setting the EN pin low (or left open) shuts down both outputs simultaneously. Pull the EN pin high allows the UCC21551x to operate normally. The EN response delay has a typical value of 48 ns. The EN pin is only functional (and necessary) when VCCI stays above the UVLO threshold. It is recommended to tie this pin to VCCI if the EN pin is not used to achieve better noise immunity, and it is recommended to bypass using a 100-pF to1-nF low ESR/ESL capacitor close to EN pin when connecting EN pin to a microcontroller with long traces.

### 7.4.2 Programmable Dead-Time (DT) Pin

The UCC21551x allows the user to adjust dead time (DT) in the following ways:

### 7.4.2.1 Tying the DT Pin to VCC

Outputs completely match inputs, so no dead time is asserted. This allows outputs to overlap.

### 7.4.2.2 DT Pin Connected to a Programming Resistor Between DT and GND Pins

One can program  $t_{DT}$  by placing a resistor,  $R_{DT}$ , between the DT pin and GND. The appropriate  $R_{DT}$  value can be determined from Equation 1, where  $R_{DT}$  is in  $k\Omega$  and  $t_{DT}$  is in ns:

$$t_{DT} = 8.6 \times R_{DT} + 13 \tag{1}$$

The DT pin current will be less than 10  $\mu$ A when R<sub>DT</sub> = 100 k $\Omega$ . It is not recommended to leave the DT pin floating.

An input signal falling edge activates the programmed dead time for the other signal. The output signal dead time is always set to the longer of either the driver programmed dead time or the dead time of the input signal. If both inputs are high simultaneously, both outputs are immediately set low. This feature is used to prevent

shoot-through, and it does not affect the programmed dead time setting for normal operation. Various driver dead time logic operating conditions are illustrated and explained in Section 7.3.2:



Figure 7-4. Input and Output Logic Relationship with Input Signals

**Condition A:** INB goes low, INA goes high. INB sets OUTB low immediately and assigns the programmed dead time to OUTA. OUTA is allowed to go high after the programmed dead time.

**Condition B:** INB goes high, INA goes low. Now INA sets OUTA low immediately and assigns the programmed dead time to OUTB. OUTB is allowed to go high after the programmed dead time.

**Condition C:** INB goes low, INA is still low. INB sets OUTB low immediately and assigns the programmed dead time for OUTA. In this case, the input signal's *own* dead time is longer than the programmed dead time. Thus, when INA goes high, it immediately sets OUTA high.

**Condition D:** INA goes low, INB is still low. INA sets OUTA low immediately and assigns the programmed dead time to OUTB. INB's *own* dead time is longer than the programmed dead time. Thus, when INB goes high, it immediately sets OUTB high.

**Condition E:** INA goes high, while INB and OUTB are still high. To avoid shoot-through, INA immediately pulls OUTB low and keeps OUTA low. After some time OUTB goes low and assigns the programmed dead time to OUTA. OUTB is already low. After the programmed dead time, OUTA is allowed to go high.

**Condition F:** INB goes high, while INA and OUTA are still high. To avoid shoot-through, INB immediately pulls OUTA low and keeps OUTB low. After some time OUTA goes low and assigns the programmed dead time to OUTB. OUTA is already low. After the programmed dead time, OUTB is allowed to go high.

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## **8.1 Application Information**

The UCC21551x effectively combines both isolation and buffer-drive functions. The flexible, universal capability of the UCC21551x (with up to 5.5-V VCCI and 25-V VDDA/VDDB) allows the device to be used as a low-side, high-side, high-side/low-side or half-bridge driver for MOSFETs, IGBTs or SiC MOSFETs. With integrated components, advanced protection features (UVLO, dead time, and disable) and optimized switching performance; the UCC21551x enables designers to build smaller, more robust designs for enterprise, telecom, automotive, and industrial applications with a faster time to market.

## 8.2 Typical Application

The circuit in Figure 8-1 shows a reference design with the UCC21551x driving a typical half-bridge configuration which could be used in several popular power converter topologies such as synchronous buck, synchronous boost, half-bridge/full bridge isolated topologies, and 3-phase motor drive applications.



Figure 8-1. Typical Application Schematic



### 8.2.1 Design Requirements

Table 8-1 lists reference design parameters for the example application: UCC21551x driving 1200-V SiC-MOSFETs in a high side-low side configuration.

Table 8-1. UCC21551x Design Requirements

| PARAMETER                             | VALUE       | UNITS |
|---------------------------------------|-------------|-------|
| Power transistor                      | C2M0080120D | -     |
| VCC                                   | 5.0         | V     |
| VDD                                   | 20          | V     |
| Input signal amplitude                | 3.3         | V     |
| Switching frequency (f <sub>s</sub> ) | 100         | kHz   |
| DC link voltage                       | 800         | V     |

### 8.2.2 Detailed Design Procedure

## 8.2.2.1 Designing INA/INB Input Filter

It is recommended that users avoid shaping the signals to the gate driver in an attempt to slow down (or delay) the signal at the output. However, a small input  $R_{\text{IN}}$ - $C_{\text{IN}}$  filter can be used to filter out the ringing introduced by non-ideal layout or long PCB traces.

Such a filter should use an  $R_{IN}$  in the range of 0  $\Omega$  to 100  $\Omega$  and a  $C_{IN}$  between 10 pF and 100 pF. In the example, an  $R_{IN}$  = 51  $\Omega$  and a  $C_{IN}$  = 33 pF are selected, with a corner frequency of approximately 100 MHz.

When selecting these components, it is important to pay attention to the trade-off between good noise immunity and propagation delay.

#### 8.2.2.2 Select External Bootstrap Diode and its Series Resistor

The bootstrap capacitor is charged by VDD through an external bootstrap diode every cycle when the low side transistor turns on. Charging the capacitor involves high-peak currents, and therefore transient power dissipation in the bootstrap diode may be significant. Conduction loss also depends on the diode's forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver circuit.

When selecting external bootstrap diodes, it is recommended that one chooses high voltage, fast recovery diodes or SiC Schottky diodes with a low forward voltage drop and low junction capacitance in order to minimize the loss introduced by reverse recovery and related grounding noise bouncing. In the example, the DC-link voltage is 800 V<sub>DC</sub>. The voltage rating of the bootstrap diode should be higher than the DC-link voltage with a good margin. Therefore, a 1200-V SiC diode, C4D02120E, is chosen in this example.

When designing a bootstrap supply, it is recommended to use a bootstrap resistor, R<sub>BOOT</sub>. A bootstrap resistor, is also used to reduce the inrush current in D<sub>BOOT</sub> and limit the ramp up slew rate of voltage of VDDA-VSSA during each switching cycle.

Failure to limit the voltage to VDDx-VSSx to less than the Absolute Maximum Ratings of the FET and UCC21551x may result in permanent damage to the device in certain cases.

The recommended value for  $R_{BOOT}$  is between 1  $\Omega$  and 20  $\Omega$  depending on the diode used. In the example, a current limiting resistor of 2.2  $\Omega$  is selected to limit the inrush current of bootstrap diode. The estimated worst case peak current through D<sub>Boot</sub> is,

$$I_{DBoot(pk)} = \frac{V_{DD} - V_{BDF}}{R_{Boot}} = \frac{20V - 2.5V}{2.2\Omega} \approx 8A$$
 (2)

where

V<sub>BDF</sub> is the estimated bootstrap diode forward voltage drop at 8 A.

#### 8.2.2.3 Gate Driver Output Resistor

The external gate driver resistors, R<sub>ON</sub>/R<sub>OFF</sub>, are used to:

- 1. Limit ringing caused by parasitic inductances/capacitances.
- 2. Limit ringing caused by high voltage/current switching dv/dt, di/dt, and body-diode reverse recovery.
- 3. Fine-tune gate drive strength, for example peak sink and source current to optimize the switching loss.
- 4. Reduce electromagnetic interference (EMI).

As mentioned in Section 7.3.4, the UCC21551x has a pull-up structure with a P-channel MOSFET and an additional *pull-up* N-channel MOSFET in parallel. The combined peak source current is 4 A. Therefore, the peak source current can be predicted with:

$$I_{OA+} = min \left( 4A, \frac{V_{DD} - V_{BDF}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} \right)$$
(3)

$$I_{OB+} = min\left(4A, \frac{V_{DD}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}}\right)$$
(4)

#### where

- V<sub>BDF</sub> is the estimated bootstrap diode forward voltage drop at 8 A.
- R<sub>ON</sub>: External turn-on resistance.
- R<sub>GFET\_INT</sub>: Power transistor internal gate resistance, found in the power transistor data sheet.
- I<sub>O+</sub> = Peak source current The minimum value between 4 A, the gate driver peak source current, and the calculated value based on the gate drive loop resistance.

In this example:

$$I_{OA+} = \frac{V_{DD} - V_{BDF}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} = \frac{20V - 0.8V}{1.47\Omega || 5\Omega + 2.2\Omega + 4.6\Omega} \approx 2.4A$$
(5)

$$I_{OB+} = \frac{V_{DD}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} = \frac{20V}{1.47\Omega || 5\Omega + 2.2\Omega + 4.6\Omega} \approx 2.5A$$
(6)

Therefore, the high-side and low-side peak source current is 2.4 A and 2.5 A respectively. Similarly, the peak sink current can be calculated with:

$$I_{OA-} = min \left( 6A, \frac{V_{DD} - V_{BDF} - V_{GDF}}{R_{OL} + R_{OFF} \parallel R_{ON} + R_{GFET\_Int}} \right)$$

$$(7)$$

$$I_{OB-} = min \left( 6A, \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} \right)$$
(8)

#### where

- R<sub>OFF</sub>: External turn-off resistance;
- V<sub>GDF</sub>: The anti-parallel diode forward voltage drop which is in series with R<sub>OFF</sub>. The diode in this example is an MSS1P4.
- I<sub>O</sub>: Peak sink current the minimum value between 6 A, the gate driver peak sink current, and the calculated value based on the gate drive loop resistance.

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



In this example,

$$I_{OA-} = \frac{V_{DD} - V_{BDF} - V_{GDF}}{R_{OL} + R_{OFF} \mid\mid R_{ON} + R_{GFET\_Int}} = \frac{20V - 0.8V - 0.75V}{0.55\Omega + 0\Omega + 4.6\Omega} \approx 3.6A \tag{9}$$

$$I_{OB-=} \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} = \frac{20V - 0.75V}{0.55\Omega + 0\Omega + 4.6\Omega} \approx 3.7A$$
(10)

Therefore, the high-side and low-side peak sink current is 3.6 A and 3.7 A respectively.

Importantly, the estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate driver loop can slow down the peak gate drive current and introduce overshoot and undershoot. Therefore, it is strongly recommended that the gate driver loop should be minimized. On the other hand, the peak source/sink current is dominated by loop parasitics when the load capacitance ( $C_{ISS}$ ) of the power transistor is very small (typically less than 1 nF), because the rising and falling time is too small and close to the parasitic ringing period.

Failure to control OUTx voltage to less than the Absolute Maximum Ratings in the datasheet (including transients) may result in permanent damage to the device in certain cases. To reduce excessive gate ringing, it is recommended to use a ferrite bead near the gate of the FET. External clamping diodes can also be added in the case of extended overshoot/undershoot, in order to clamp the OUTx voltage to the VDDx and VSSx voltages.

#### 8.2.2.4 Gate to Source Resistor Selection

A gate to source resistor,  $R_{GS}$ , is recommended to pull down the gate to the source voltage when the gate driver output is unpowered and in an indeterminate state. This resistor also helps to mitigate the risk of dv/dt induced turn-on due to Miller current before the gate driver is able to turn on and actively pull low. This resistor is typically sized between 5.1 k $\Omega$  and 20 k $\Omega$ , depending on the Vth and ratio of  $C_{GD}$  to  $C_{GS}$  of the power device.

#### 8.2.2.5 Estimate Gate Driver Power Loss

The total loss,  $P_G$ , in the gate driver subsystem includes the power losses of the UCC21551x ( $P_{GD}$ ) and the power losses in the peripheral circuitry, such as the external gate drive resistor. Bootstrap diode loss is not included in  $P_G$  and not discussed in this section.

 $P_{GD}$  is the key power loss which determines the thermal safety-related limits of the UCC21551x , and it can be estimated by calculating losses from several components.

The first component is the static power loss,  $P_{GDQ}$ , which includes quiescent power loss on the driver as well as driver self-power consumption when operating with a certain switching frequency.  $P_{GDQ}$  is measured on the bench with no load connected to OUTA and OUTB at a given VCCI, VDDA/VDDB, switching frequency and ambient temperature. In this example,  $V_{VCCI}$  = 5 V and  $V_{VDD}$  = 20 V. The current on each power supply, with INA/INB switching from 0 V to 3.3 V at 100 kHz is measured to be  $I_{VCCI}$  = 2.5 mA, and  $I_{VDDA}$  =  $I_{VDDB}$  = 2.5 mA. Therefore, the  $P_{GDQ}$  can be calculated with

$$P_{GDQ} = V_{VCCI} \times I_{VCCI} + V_{VDDA} \times I_{DDA} + V_{VDDB} \times I_{DDB} = 112.5 mW$$

$$\tag{11}$$

The second component is switching operation loss,  $P_{GDO}$ , with a given load capacitance which the driver charges and discharges the load during each switching cycle. Total dynamic loss due to load switching,  $P_{GSW}$ , can be estimated with

$$P_{GSW} = 2 \times V_{DD} \times Q_{G} \times f_{SW}$$
 (12)

where

Q<sub>G</sub> is the gate charge of the power transistor.

Product Folder Links: UCC21551

Copyright © 2024 Texas Instruments Incorporated

If a split rail is used to turn on and turn off, then VDD is going to be equal to difference between the positive rail to the negative rail.

So, for this example application:

$$P_{GSW} = 2 \times 20 \text{ V} \times 60 \text{nC} \times 100 \text{kHz} = 240 \text{mW}$$
(13)

 $Q_G$  represents the total gate charge of the power transistor switching 800 V at 20 A, and is subject to change with different testing conditions. The UCC21551x gate driver loss on the output stage,  $P_{GDO}$ , is part of  $P_{GSW}$ .  $P_{GDO}$  will be equal to  $P_{GSW}$  if the external gate driver resistances are zero, and all the gate driver loss is dissipated inside the UCC21551x . If there are external turn-on and turn-off resistances, the total loss will be distributed between the gate driver pull-up/down resistances and external gate resistances. Importantly, the pull-up/down resistance is a linear and fixed resistance if the source/sink current is not saturated to 4 A/6 A, however, it will be non-linear if the source/sink current is saturated. Therefore,  $P_{GDO}$  is different in these two scenarios.

### Case 1 - Linear Pull-Up/Down Resistor:

$$P_{GDO} = \frac{P_{GSW}}{2} \times \left( \frac{R_{OH} \parallel R_{NMOS}}{R_{OH} \parallel R_{NMOS} + R_{ON} + R_{GFET\_Int}} + \frac{R_{OL}}{R_{OL} + R_{OFF} \parallel R_{ON} + R_{GFET\_Int}} \right)$$
(14)

In this design example, all the predicted source/sink currents are less than 4 A/6 A, therefore, the UCC21551x gate driver loss can be estimated with:

$$P_{GDO} = \frac{240mW}{2} \times \left(\frac{5\Omega \mid 1.47\Omega}{5\Omega \mid 1.47\Omega + 2.2\Omega + 4.6\Omega} + \frac{0.55\Omega}{0.55\Omega + 0\Omega + 4.6\Omega}\right) \approx 30mW \tag{15}$$

### Case 2 - Nonlinear Pull-Up/Down Resistor:

$$P_{\text{GDO}} = 2 \times f_{\text{SW}} \times \left[ 4A \times \int\limits_{0}^{T_{\text{R\_Sys}}} \left( V_{\text{DD}} - V_{\text{OUTA/B}}\left(t\right) \right) dt + 6A \times \int\limits_{0}^{T_{\text{F\_Sys}}} V_{\text{OUTA/B}}\left(t\right) dt \right] \tag{16}$$

where

 V<sub>OUTA/B</sub>(t) is the gate driver OUTA and OUTB pin voltage during the turn on and off transient, and it can be simplified that a constant current source (4 A at turn-on and 6 A at turn-off) is charging/discharging a load capacitor. Then, the V<sub>OUTA/B</sub>(t) waveform will be linear and the T<sub>R Sys</sub> and T<sub>F Sys</sub> can be easily predicted.

For some scenarios, if only one of the pull-up or pull-down circuits is saturated and another one is not, the  $P_{GDO}$  will be a combination of Case 1 and Case 2, and the equations can be easily identified for the pull-up and pull-down based on the above discussion. Therefore, total gate driver loss dissipated in the gate driver UCC21551x ,  $P_{GD}$ , is:

$$P_{GD} = P_{GDQ} + P_{GDO} \tag{17}$$

which is equal to 142.5 mW in the design example.

#### 8.2.2.6 Estimating Junction Temperature

The junction temperature  $(T_J)$  of the UCC21551x can be estimated with:

$$T_{J} = T_{C} + \Psi_{JT} \times P_{GD}$$
 (18)

where

- T<sub>C</sub> is the UCC21551x case-top temperature measured with a thermocouple or some other instrument, and
- Ψ<sub>JT</sub> is the Junction-to-top characterization parameter.

Using the junction-to-top characterization parameter  $(\Psi_{JT})$  instead of the junction-to-case thermal resistance  $(R_{\Theta JC})$  can greatly improve the accuracy of the junction temperature estimation. The majority of the thermal energy of most ICs is released into the PCB through the package leads, whereas only a small percentage of the total energy is released through the top of the case (where thermocouple measurements are usually conducted).  $R_{\Theta JC}$  can only be used effectively when most of the thermal energy is released through the case, such as with metal packages or when a heatsink is applied to an IC package. In all other cases, use of  $R_{\Theta JC}$  will inaccurately estimate the true junction temperature.  $\Psi_{JT}$  is experimentally derived by assuming that the amount of energy leaving through the top of the IC will be similar in both the testing environment and the application environment. As long as the recommended layout guidelines are observed, junction temperature estimates can be made accurately to within a few degrees Celsius. For more information, see the *Semiconductor and IC Package Thermal Metrics Application Report*.

### 8.2.2.7 Selecting VCCI, VDDA/B Capacitor

Bypass capacitors for VCCI, VDDA, and VDDB are essential for achieving reliable performance. It is recommended that one choose low ESR and low ESL surface-mount multi-layer ceramic capacitors (MLCC) with sufficient voltage ratings, temperature coefficients and capacitance tolerances. Importantly, DC bias on an MLCC will impact the actual capacitance value. For example, a 25-V, 1- $\mu$ F X7R capacitor is measured to be only 500 nF when a DC bias of 15 V<sub>DC</sub> is applied.

### 8.2.2.7.1 Selecting a VCCI Capacitor

A bypass capacitor connected to VCCI supports the transient current needed for the primary logic and the total current consumption, which is only a few mA. Therefore, a 50-V MLCC with over 100 nF is recommended for this application. If the bias power supply output is a relatively long distance from the VCCI pin, a tantalum or electrolytic capacitor, with a value over 1 µF, should be placed in parallel with the MLCC.

#### 8.2.2.7.2 Selecting a VDDA (Bootstrap) Capacitor

A VDDA capacitor, also referred to as a *bootstrap capacitor* in bootstrap power supply configurations, allows for gate drive current transients up to 6 A, and needs to maintain a stable gate drive voltage for the power transistor.

The total charge needed per switching cycle can be estimated with

$$Q_{Total} = Q_G + \frac{I_{VDD}}{f_{sw}} = 60nC + \frac{2.5mA}{100kHz} = 85nC$$
 (19)

where

- Q<sub>Total</sub>: Total charge needed
- Q<sub>G</sub>: Gate charge of the power transistor.
- I<sub>VDD</sub>: The channel self-current consumption with no load at 100kHz.
- f<sub>SW</sub>: The switching frequency of the gate driver

Therefore, the absolute minimum C<sub>Boot</sub> requirement is:

$$C_{Boot} = \frac{Q_{Total}}{\Delta V_{VDDA}} = \frac{85nC}{0.5V} = 170nF \tag{20}$$

where

ΔV<sub>VDDA</sub> is the voltage ripple at VDDA, which is 0.5 V in this example.

In practice, the value of  $C_{Boot}$  is greater than the calculated value. This allows for the capacitance shift caused by the DC bias voltage and for situations where the power stage would otherwise skip pulses due to load transients. Therefore, it is recommended to include a safety-related margin in the  $C_{Boot}$  value and place it as close to the VDD and VSS pins as possible. A 50-V 1- $\mu$ F capacitor is chosen in this example.

$$C_{Boot} = 1\mu F$$
 (21)

Care should be taken when selecting the bootstrap capacitor to ensure that the VDD to VSS voltage does not drop below the recommended minimum operating level listed in Recommended Operating Conditions section. The value of the bootstrap capacitor should be sized such that it can supply the initial charge to switch the power device, and then continuously supply the gate driver quiescent current for the duration of the high-side on-time.

If the high-side supply voltage drops below the UVLO falling threshold, the high-side gate driver output will turn off and switch the power device off. Uncontrolled hard-switching of power devices can cause high di/dt and high dv/dt transients on the output of the driver and may result in permanent damage to the device.

To further lower the AC impedance for a wide frequency range, it is recommended to have bypass capacitor placed very close to VDDx - VSSx pins with a low ESL/ESR. In this example a 100 nF, X7R ceramic capacitor, is placed in parallel with  $C_{Boot}$  to optimize the transient performance.

#### Note

Too large  $C_{BOOT}$  is not always good.  $C_{BOOT}$  may not be charged within the first few cycles and  $V_{BOOT}$  could stay below UVLO. As a result, the high-side FET does not follow input signal command. Also during initial  $C_{BOOT}$  charging cycles, the bootstrap diode has highest reverse recovery current and losses.

#### 8.2.2.7.3 Select a VDDB Capacitor

Chanel B has the same current requirements as Channel A, Therefore, a VDDB capacitor (shown as  $C_{VDD}$  in Figure 8-1) is needed. In this example with a bootstrap configuration, the VDDB capacitor will also supply current for VDDA through the bootstrap diode. A 50-V, 10- $\mu$ F MLCC and a 50-V, 220-nF MLCC are chosen for  $C_{VDD}$ . If the bias power supply output is a relatively long distance from the VDDB pin, a tantalum or electrolytic capacitor, with a value over 10  $\mu$ F, should be used in parallel with CVDD.

#### 8.2.2.8 Dead Time Setting Guidelines

For power converter topologies utilizing half-bridges, the dead time setting between the top and bottom transistor is important for preventing shoot-through during dynamic switching.

The UCC21551x dead time specification in the electrical table is defined as the time interval from 90% of one channel's falling edge to 10% of the other channel's rising edge (see Figure 6-4). This definition ensures that the dead time setting is independent of the load condition, and ensures linearity through manufacture testing. However, this dead time setting may not reflect the dead time in the power converter system, since the dead time setting is dependent on the external gate drive turn-on/off resistor, DC-Link switching voltage/current, as well as the input capacitance of the load transistor.

Here is a suggestion on how to select an appropriate dead time for UCC21551x:

$$DT_{Setting} = DT_{Req} + T_{F\_Sys} + T_{R\_Sys} - T_{D(on)}$$
(22)

#### where

- DT<sub>setting</sub>: UCC21551x dead time setting in ns, DT<sub>Setting</sub> =  $8.6 \times RDT$  (in  $k\Omega$ ) + 13.
- DT<sub>Req</sub>: System required dead time between the real V<sub>GS</sub> signal of the top and bottom switch with enough margin, or ZVS requirement.
- T<sub>F Svs</sub>: In-system gate turn-off falling time at worst case of load, voltage/current conditions.
- T<sub>R Svs</sub>: In-system gate turn-on rising time at worst case of load, voltage/current conditions.
- T<sub>D(on)</sub>: Turn-on delay time, from 10% of the transistor gate signal to power transistor gate threshold.

It should be noted that the UCC21551x dead time setting is decided by the DT pin configuration (see Section 7.4.2), and it cannot automatically fine-tune the dead time based on system conditions.

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback

### 8.2.2.9 Application Circuits with Output Stage Negative Bias

When parasitic inductances are introduced by non-ideal PCB layout and long package leads (for example, TO-220 and TO-247 type packages), there could be ringing in the gate-source drive voltage of the power transistor during high di/dt and dv/dt switching. If the ringing is over the threshold voltage, there is the risk of unintended turn-on and even shoot-through. Applying a negative bias on the gate drive is a popular way to keep such ringing below the threshold. Below are a few examples of implementing negative gate drive bias.

Figure 8-2 shows the first example with negative bias turn-off on the channel-A driver using a Zener diode on the isolated power supply output stage. The negative bias is set by the Zener diode voltage. If the isolated power supply,  $V_A$ , is equal to 25 V, the turn-off voltage will be -5.1 V and turn-on voltage will be 25 V -5.1 V  $\approx 20$  V. The channel-B driver circuit is the same as channel-A, therefore, this configuration needs two power supplies for a half-bridge configuration, and there will be steady state power consumption from  $R_Z$ .



Figure 8-2. Negative Bias with Zener Diode on Iso-Bias Power Supply Output

Figure 8-3 shows another example which uses two supplies (or single-input-double-output power supply). Power supply  $V_{A+}$  determines the positive drive output voltage and  $V_{A-}$  determines the negative turn-off voltage. The configuration for channel B is the same as channel A. This solution requires more power supplies than the first example, however, it provides more flexibility when setting the positive and negative rail voltages.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *UCC21551* 



Figure 8-3. Negative Bias with Two Iso-Bias Power Supplies

The last example, shown in Figure 8-4, is a single power supply configuration and generates negative bias through a Zener diode in the gate drive loop. The benefit of this solution is that it only uses one power supply and the bootstrap power supply can be used for the high side drive. This design requires the least cost and design effort among the three solutions. However, this solution has limitations:

- 1. The negative gate drive bias is not only determined by the Zener diode, but also by the duty cycle, which means the negative bias voltage will change when the duty cycle changes. Therefore, converters with a fixed duty cycle (~50%) such as variable frequency resonant convertors or phase shift convertors favor this solution.
- 2. The high side VDDA-VSSA must maintain enough voltage to stay in the recommended power supply range, which means the low side switch must turn-on or have free-wheeling current on the body (or anti-parallel) diode for a certain period during each switching cycle to refresh the bootstrap capacitor. Therefore, a 100% duty cycle for the high side is not possible unless there is a dedicated power supply for the high side, like in the other two example circuits.





Figure 8-4. Negative Bias with Single Power Supply and Zener Diode in Gate Drive Path



### 8.2.3 Application Curves

Figure 8-5 shows the bench test waveforms for the design example shown in Figure 8-1 under these conditions: VCC = 5 V, VDD = 20 V,  $f_{SW} = 100 \text{ kHz}$ ,  $V_{DC-Link} = 0 \text{ V}$ .

Channel 1 (Yellow): UCC21551x INA pin signal.

Channel 2 (Blue): UCC21551x INB pin signal.

**Channel 3 (Pink):** Gate-source signal on the high side power transistor. **Channel 4 (Green):** Gate-source signal on the low side power transistor.



Figure 8-5. Bench Test Waveform for INA/B and OUTA/B



# 9 Power Supply Recommendations

The recommended input supply voltage (VCCI) for the UCC21551x is between 2.7 V and 5.5 V. The output bias supply voltage (VDDA/VDDB) range depends on which version of UCC21551x one is using. The lower end of this bias supply range is governed by the internal under voltage lockout (UVLO) protection feature of each device. One must not let VDD or VCCI fall below their respective UVLO thresholds (for more information on UVLO see Section 7.3.1). The upper end of the VDDA/VDDB range depends on the maximum gate voltage of the power device being driven by the UCC21551x having a recommended maximum VDDA/VDDB of 25 V.

A local bypass capacitor should be placed between the VDD and VSS pins. This capacitor should be positioned as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. It is further suggested that one place two such capacitors: one with a value of ≈10 µF for device biasing, and an additional ≤100-nF capacitor in parallel for high frequency filtering.

Similarly, a bypass capacitor should also be placed between the VCCI and GND pins. Given the small amount of current drawn by the logic circuitry within the input side of the UCC21551x, this bypass capacitor has a minimum recommended value of 100 nF.

Copyright © 2024 Texas Instruments Incorporated
Product Folder Links: *UCC21551* 

## 10 Layout

## 10.1 Layout Guidelines

One must pay close attention to PCB layout in order to achieve optimum performance for the UCC21551x. Below are some key points.

#### **Component Placement:**

- Low-ESR and low-ESL capacitors must be connected close to the device between the VCCI and GND pins and between the VDD and VSS pins to support high peak currents when turning on the external power transistor.
- To avoid large negative transients on the switch node VSSA (HS) pin, the parasitic inductances between the source of the top transistor and the source of the bottom transistor must be minimized.
- It is recommended to place the dead-time setting resistor, R<sub>DT</sub>, and its bypassing capacitor close to DT pin of the UCC21551x.
- It is recommended to bypass using a ≈1nF low ESR/ESL capacitor, C<sub>EN</sub>, close to EN pin when connecting to a μC with distance.

#### **Grounding Considerations:**

- It is essential to confine the high peak currents that charge and discharge the transistor gates to a minimal physical area. This will decrease the loop inductance and minimize noise on the gate terminals of the transistors. The gate driver must be placed as close as possible to the transistors.
- Pay attention to high current path that includes the bootstrap capacitor, bootstrap diode, local VSSBreferenced bypass capacitor, and the low-side transistor body/anti-parallel diode. The bootstrap capacitor
  is recharged on a cycle-by-cycle basis through the bootstrap diode by the VDD bypass capacitor. This
  recharging occurs in a short time interval and involves a high peak current. Minimizing this loop length and
  area on the circuit board is important for ensuring reliable operation.

#### **High-Voltage Considerations:**

- To ensure isolation performance between the primary and secondary side, one should avoid placing any PCB traces or copper below the driver device. A PCB cutout is recommended in order to prevent contamination that may compromise the UCC21551x's isolation performance.
- For half-bridge, or high-side/low-side configurations, where the channel A and channel B drivers could
  operate with a DC-link voltage up to 1500 V<sub>DC</sub>, one should try to increase the creepage distance of the PCB
  layout between the high and low-side PCB traces.

#### **Thermal Considerations:**

- A large amount of power may be dissipated by the UCC21551x if the driving voltage is high, the load is heavy, or the switching frequency is high (refer to Section 8.2.2.5 for more details). Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction to board thermal impedance (θ<sub>JB</sub>).
- Increasing the PCB copper connecting to VDDA, VDDB, VSSA and VSSB pins is recommended, with priority
  on maximizing the connection to VSSA and VSSB (see Figure 10-2 and Figure 10-3). However, high voltage
  PCB considerations mentioned above must be maintained.
- If there are multiple layers in the system, it is also recommended to connect the VDDA, VDDB, VSSA and VSSB pins to internal ground or power planes through multiple vias of adequate size. However, keep in mind that there shouldn't be any traces/coppers from different high voltage planes overlapping.

Copyright © 2024 Texas Instruments Incorporated



## 10.2 Layout Example

Figure 10-1 shows a 2-layer PCB layout example with the signals and key components labeled.



Figure 10-1. Layout Example

Figure 10-2 and Figure 10-3 shows top and bottom layer traces and copper.

#### Note

There are no PCB traces or copper between the primary and secondary side, which ensures isolation performance.

PCB traces between the high-side and low-side gate drivers in the output stage are increased to maximize the creepage distance for high-voltage operation, which will also minimize cross-talk between the switching node VSSA (SW), where high dv/dt may exist, and the low-side gate drive due to the parasitic capacitance coupling.



Figure 10-2. Top Layer Traces and Copper

Figure 10-3. Bottom Layer Traces and Copper

Figure 10-4 and Figure 10-5 are 3D layout pictures with top view and bottom views.

#### **Note**

The location of the PCB cutout is between the primary side and secondary sides, which ensures isolation performance.

Submit Document Feedback



Figure 10-4. 3-D PCB Top View



Figure 10-5. 3-D PCB Bottom View



## 11 Device and Documentation Support

# 11.1 Device Support

## 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- Semiconductor and IC Package Thermal Metrics Application Report
- · Isolation Glossary

#### 11.3 Certifications

UL Online Certifications Directory, "FPPT2.E181974 Nonoptical Isolating Devices - Component" Certificate Number: 20160516-E181974,

VDE Pruf- und Zertifizierungsinstitut Certification, Certificate of Conformity with Factory Surveillance

CQC Online Certifications Directory, "GB4943.1-2011, Digital Isolator Certificate" Certificate Number: CQC16001155011

CSA Online Certifications Directory, "CSA Certificate of Compliance" Certificate Number:70097761, Master Contract Number:220991

# 11.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.5 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 11.6 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 11.7 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.8 Glossary

This glossary lists and explains terms, acronyms, and definitions.

Product Folder Links: UCC21551



# **12 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision C (May 2024) to Revision D (June 2024)                     | Page           |
|----------------------------------------------------------------------------------|----------------|
| Deleted "5ns maximum delay matching" bullet                                      |                |
| Changed maximum pulse-width distortion bullet from 6ns to 5ns                    |                |
| Updated overvoltage category for <600VRMS from I-IV to I-III                     | <mark>7</mark> |
| Updated overvoltage category for <1000VRMS from I-III to I-II                    |                |
| Added safety limiting values for DW package                                      |                |
| Added junction temperature range to the Switching Characteristics                | 10             |
| Added thermal derating limiting current and limiting power curves for DW package |                |
|                                                                                  |                |
| Changes from Revision B (January 2024) to Revision C (May 2024)                  | Page           |
| Added A and B DWK package versions Production Data                               |                |
| Added A DW package version Production Data                                       |                |
| Added capacitance limitation on DT pin description                               | 3              |
| Updated ESD spec to match industry standards                                     | 5              |
| Updated VCC quiscent current spec to have tighter tolerance                      | 9              |
| Updated VDDx quiscent current spec to have tighter tolerance                     | 9              |
| Changes from Revision A (June 2023) to Revision B (January 2024)                 | Page           |
| Changed D version from Advance Information to Production Data                    | 1              |
|                                                                                  |                |
| Changes from Revision * (May 2023) to Revision A (June 2023)                     | Page           |
| Changed C version from Advance Information to Production Data                    |                |
| Changed D version from Product Preview to Advance Information                    | 1              |

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## 13.1 Tape and Reel Information



#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC21551ADWKR | SOIC            | DWK                | 14   | 2000 | 330                      | 16.4                     | 10.75      | 10.7       | 2.7        | 12         | 16        | Q1               |
| UCC21551ADWR  | SOIC            | DW                 | 16   | 2000 | 330                      | 16.4                     | 10.75      | 10.7       | 2.7        | 12         | 16        | Q1               |
| UCC21551BDWKR | SOIC            | DWK                | 14   | 2000 | 330                      | 16.4                     | 10.75      | 10.7       | 2.7        | 12         | 16        | Q1               |
| UCC21551CDWKR | SOIC            | DWK                | 14   | 2000 | 330                      | 16.4                     | 10.75      | 10.7       | 2.7        | 12         | 16        | Q1               |
| UCC21551DDWKR | SOIC            | DWK                | 14   | 2000 | 330                      | 16.4                     | 10.75      | 10.7       | 2.7        | 12         | 16        | Q1               |

Product Folder Links: UCC21551





| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC21551ADWKR | SOIC         | DWK             | 14   | 2000 | 353         | 353        | 32          |
| UCC21551ADWR  | SOIC         | DW              | 16   | 2000 | 353         | 353        | 32          |
| UCC21551BDWKR | SOIC         | DWK             | 14   | 2000 | 356         | 356        | 35          |
| UCC21551CDWKR | SOIC         | DWK             | 14   | 2000 | 356         | 356        | 35          |
| UCC21551DDWKR | SOIC         | DWK             | 14   | 2000 | 356         | 356        | 35          |

www.ti.com 20-Jul-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| UCC21551ADWKR    | ACTIVE | SOIC         | DWK                | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 21551A                  | Samples |
| UCC21551ADWR     | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | UCC21551A               | Samples |
| UCC21551BDWKR    | ACTIVE | SOIC         | DWK                | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | UCC21551B               | Samples |
| UCC21551CDWKR    | ACTIVE | SOIC         | DWK                | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | UCC21551C               | Samples |
| UCC21551DDWKR    | ACTIVE | SOIC         | DWK                | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | UCC21551D               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 20-Jul-2024

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UCC21551:

Automotive : UCC21551-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 27-Nov-2024

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC21551ADWKR | SOIC            | DWK                | 14 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| UCC21551ADWR  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| UCC21551BDWKR | SOIC            | DWK                | 14 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| UCC21551CDWKR | SOIC            | DWK                | 14 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| UCC21551DDWKR | SOIC            | DWK                | 14 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |



www.ti.com 27-Nov-2024



#### \*All dimensions are nominal

| 7 till dillitoriorio di o rioriniria: |              |                 |      |      |             |            |             |
|---------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| UCC21551ADWKR                         | SOIC         | DWK             | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| UCC21551ADWR                          | SOIC         | DW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| UCC21551BDWKR                         | SOIC         | DWK             | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| UCC21551CDWKR                         | SOIC         | DWK             | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| UCC21551DDWKR                         | SOIC         | DWK             | 14   | 2000 | 356.0       | 356.0      | 35.0        |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated