

SGLS350C -JULY 2006-REVISED SEPTEMBER 2010

### BACKUP-BATTERY SUPERVISORS FOR RAM RETENTION

Check for Samples: TPS3619-33-EP, TPS3619-50-EP, TPS3620-33-EP, TPS3620-50-EP

### **FEATURES**

- Supply Current of 40 μA (Max)
- Battery-Supply Current of 100 nA (Max)
- Precision Supply-Voltage Monitor 3.3 V, 5 V, and Other Options on Request
- Backup-Battery Voltage Can Exceed V<sub>DD</sub>
- Power-On Reset Generator with Fixed 100-ms Reset Delay Time
- Voltage Monitor for Power-Fail or Low-Battery Monitoring
- Battery Freshness Seal (TPS3619)
- Pin-to-Pin Compatible With MAX819, MAX703, and MAX704
- 8-Pin Mini Small-Outline Package (MSOP) Package

## SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Military (–55°C/125°C)
   Temperature Range<sup>(1)</sup>
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability
- (1) Additional temperature ranges available contact factory

#### **APPLICATIONS**

- Fax Machines
- Set-Top Boxes
- · Advanced Voice-Mail Systems
- Portable Battery-Powered Equipment
- Computer Equipment
- Advanced Modems
- Automotive Systems
- Portable Long-Time Monitoring Equipment
- Point-of-Sale Equipment

### DESCRIPTION

The TPS3619 and TPS3620 families of supervisory circuits monitor and control processor activity by providing backup-battery switchover for data retention of CMOS RAM.

During power on,  $\overline{RESET}$  is asserted when the supply voltage (V<sub>DD</sub> or V<sub>BAT</sub>) becomes higher than 1.1 V. Thereafter, the supply voltage supervisor monitors V<sub>DD</sub> and keeps  $\overline{RESET}$  output active as long as V<sub>DD</sub> remains below the threshold voltage (V<sub>IT</sub>). An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time starts after V<sub>DD</sub> has risen above V<sub>IT</sub>. When the supply voltage drops below V<sub>IT</sub>, the output becomes active (low) again.

The product spectrum is designed for supply voltages of 3.3 V and 5 V. The TPS3619 and TPS3620 are available in an 8-pin MSOP package and are characterized for operation over a temperature range of -55°C to 125°C.









Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### TYPICAL OPERATING CIRCUIT Power **TPS3619** Microcontroller **TPS3620 Backup Battery** Microprocessor $V_{DD}$ $V_{BAT}$ External Ī Source RESET RESET PFO Switchover Capacitor MR V<sub>OUT</sub> $v_{cc}$ Manual **GND GND** Reset 丰

### PACKAGE INFORMATION(1)

| T <sub>A</sub> | PRODUCT    | PACKAGE<br>MARKING | ORDERABLE PART NUMBER            | TRANSPORT MEDIA,<br>QUANTITY |  |
|----------------|------------|--------------------|----------------------------------|------------------------------|--|
|                | TDC2640.22 | BZP                | TPS3619-33MDGKEP <sup>(2)</sup>  | Tube, 80                     |  |
|                | TPS3619-33 | DZP                | TPS3619-33MDGKREP                | Tape and reel, 2500          |  |
|                | TPS3619-50 | TBD                | TPS3619-50MDGK <sup>(2)</sup>    | Tube, 80                     |  |
| –55°C to 125°C | 1753019-50 | טפו                | TPS3619-50MDGKREP <sup>(2)</sup> | Tape and reel, 2500          |  |
| -55 6 10 125 6 |            |                    | TPS3620-33MDGKTEP                | Tape and reel, 250           |  |
|                | TPS3620-33 | ы                  | TPS3620-33MDGKREP                | Tape and reel, 2500          |  |
|                | TDC2620 F0 | TBD                | TPS3620-50MDGKTEP <sup>(2)</sup> | Tape and reel, 250           |  |
|                | TPS3620-50 | עפו                | TPS3620-50MDGKREP (2)            | Tape and reel, 2500          |  |

- (1) For the most current specifications and package information, see the Package Option Addendum located at the end of this data sheet or see the TI web site at www.ti.com.
- (2) Product Preview. Parameters in electrical characteristics are subject to change.

### Standard and Application-Specific Versions



| DEVICE NAME    | NOMINAL VOLTAGE <sup>(1)</sup> , V <sub>NOM</sub> |
|----------------|---------------------------------------------------|
| TPS3619-33 DGK | 3.3 V                                             |
| TPS3619-50 DGK | 5 V                                               |
| TPS3620-33 DGK | 3.3 V                                             |
| TPS3620-50 DGK | 5 V                                               |

 For other threshold voltage versions, contact the local TI sales office for availability and lead time.



### **Absolute Maximum Ratings**

over operating free-air temperature (unless otherwise noted)(1)

|                                                                |                                | UNIT                                |
|----------------------------------------------------------------|--------------------------------|-------------------------------------|
| Complement                                                     | V <sub>DD</sub> (2)            | 7 V                                 |
| Supply voltage                                                 | MR and PFI pins <sup>(2)</sup> | -0.3 V to (V <sub>DD</sub> + 0.3 V) |
| Continuous sutput surrent I                                    | V <sub>OUT</sub>               | 400 mA                              |
| Continuous output current, I <sub>O</sub>                      | All other pins <sup>(2)</sup>  | ±10 mA                              |
| Continuous total power dissipation                             |                                | See Dissipation Ratings Table       |
| Operating free-air temperature range, T <sub>A</sub>           |                                | −55°C to 125°C                      |
| Storage temperature range, T <sub>stg</sub>                    |                                | −65°C to 150°C                      |
| Lead temperature soldering 1,6 mm (1/16 in) from case for 10 s |                                | 260°C                               |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **Dissipation Ratings**

| PACKAGE | T <sub>A</sub> < 25°C | DERATING FACTOR             | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | T <sub>A</sub> = 125°C |
|---------|-----------------------|-----------------------------|-----------------------|-----------------------|------------------------|
|         | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING          | POWER RATING          | POWER RATING           |
| DGK     | 470 mW                | 3.76 mW/°C                  | 301 mW                | 241 mW                | 93.98 mW               |

### **Recommended Operating Conditions**

at specified temperature range

|                     |                                                  | MIN                 | MAX                 | UNIT |
|---------------------|--------------------------------------------------|---------------------|---------------------|------|
| $V_{DD}$            | Supply voltage                                   | 1.65                | 5.5                 | V    |
| $V_{BAT}$           | Battery supply voltage                           | 1.5                 | 5.5                 | V    |
| $V_{I}$             | Input voltage                                    | 0                   | $V_{DD} + 0.3$      | V    |
| $V_{IH}$            | High-level input voltage                         | $0.7 \times V_{DD}$ |                     | V    |
| $V_{IL}$            | Low-level input voltage                          |                     | $0.3 \times V_{DD}$ | V    |
| Io                  | Continuous output current at V <sub>OUT</sub>    |                     | 300                 | mA   |
|                     | Input transition rise and fall rate at MR        |                     | 100                 | ns/V |
| $\Delta t/\Delta V$ | Slew rate at V <sub>DD</sub> or V <sub>BAT</sub> |                     | 1                   | V/μs |
| T <sub>A</sub>      | Operating free-air temperature                   | <b>–</b> 55         | 125                 | °C   |

<sup>(2)</sup> All voltage values are with respect to GND. For reliable operation, the device must not be continuously operated at 7 V for more than t = 1000 h.



### **Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

|                                                | PARAMETER                                             |                                         | TEST CON                                                              | IDITIONS                 | MIN                    | TYP  | MAX   | UNIT |  |
|------------------------------------------------|-------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------|--------------------------|------------------------|------|-------|------|--|
|                                                |                                                       | DECET                                   | $V_{DD} = 3.3 \text{ V}, I_{OH} = -$                                  | -2 mA                    | V <sub>DD</sub> - 0.4  |      |       |      |  |
|                                                |                                                       | RESET                                   | $V_{DD} = 5 \text{ V}, I_{OH} = -3$                                   |                          | V <sub>DD</sub> - 0.4  |      |       |      |  |
| V <sub>OH</sub>                                | High-level output voltage                             |                                         | V <sub>DD</sub> = 1.8 V, I <sub>OH</sub> = -                          | -20 μΑ                   | $V_{DD} - 0.3$         |      |       | V    |  |
|                                                |                                                       | PFO                                     | $V_{DD} = 3.3 \text{ V}, I_{OH} = -80  \mu\text{A}$ $V_{DD} - 0.4$    |                          |                        |      |       |      |  |
|                                                |                                                       |                                         | $V_{DD} = 5 \text{ V}, I_{OH} = -1$                                   | 20 μΑ                    | V <sub>DD</sub> - 0.4  |      |       |      |  |
|                                                |                                                       |                                         | $V_{DD} = 1.8 \text{ V}, I_{OL} = -$                                  | 400 μΑ                   |                        |      | 0.2   |      |  |
| $V_{OL}$                                       | Low-level output voltage                              | RESET, PFO                              | $V_{DD} = 3.3 \text{ V}, I_{OL} = 2$                                  | ! mA                     |                        |      | 0.4   | V    |  |
|                                                |                                                       |                                         | $V_{DD} = 5 \text{ V}, I_{OL} = 3 \text{ n}$                          | nA                       |                        |      | 0.4   |      |  |
| V <sub>res</sub>                               | Power-up reset voltage <sup>(1)</sup>                 |                                         | $I_{OL} = 20 \mu A, V_{BAT} > V_{DD} > 1.1 V$                         | 1.1 V or                 |                        |      | 0.4   | V    |  |
|                                                |                                                       |                                         | $I_{OUT} = 8.5 \text{ mA}, V_{BAT}$<br>$V_{DD} = 1.8 \text{ V}$       | -= 0 V,                  | V <sub>DD</sub> – 50   |      |       |      |  |
|                                                | Normal mode                                           |                                         | I <sub>OUT</sub> = 125 mA, V <sub>BA</sub><br>V <sub>DD</sub> = 3.3 V | <sub>T</sub> = 0 V,      | V <sub>DD</sub> – 150  |      |       |      |  |
| V <sub>OUT</sub>                               |                                                       |                                         | I <sub>OUT</sub> = 190 mA, V <sub>BA</sub><br>V <sub>DD</sub> = 5 V   | <sub>T</sub> = 0 V,      | V <sub>DD</sub> – 200  |      |       | mV   |  |
|                                                | Battery-backup mode                                   |                                         | $I_{OUT} = 0.5 \text{ mA}, V_{BAT}$<br>$V_{DD} = 0 \text{ V}$         | = 1.5 V,                 | V <sub>BAT</sub> – 50  |      |       |      |  |
|                                                | , , , , , , , , , , , , , , , , , , , ,               |                                         | I <sub>OUT</sub> = 7.5 mA, V <sub>BAT</sub> = 3.3 V                   |                          | V <sub>BAT</sub> – 150 |      |       |      |  |
|                                                | V <sub>DD</sub> to V <sub>OUT</sub> on resistance     |                                         | V <sub>DD</sub> = 5 V                                                 |                          |                        | 0.6  | 1     | _    |  |
| r <sub>DS(on)</sub>                            | V <sub>BAT</sub> to V <sub>OUT</sub> on resistance    |                                         | V <sub>DD</sub> = 3.3 V                                               |                          |                        | 8    | 20    | Ω    |  |
| .,                                             |                                                       | TPS36XX-33                              | T <sub>A</sub> = -55°C to 125°C                                       |                          | 2.88                   | 2.93 | 3.05  | V    |  |
| $V_{IT-}$                                      | Negative-going input threshold voltage <sup>(2)</sup> | pative-going input threshold TPS36XX-50 |                                                                       |                          | 4.46                   | 4.55 | 4.64  |      |  |
| $V_{PFI}$                                      | voltago                                               |                                         | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$                         | C                        | 1.13                   | 1.15 | 1.185 | V    |  |
|                                                |                                                       |                                         | 1.65 V < V <sub>IT</sub> < 2.5 V                                      | ,                        |                        | 20   |       |      |  |
|                                                |                                                       | V <sub>IT</sub>                         | 2.5 V < V <sub>IT</sub> < 3.5 V                                       |                          |                        | 40   |       |      |  |
| $V_{hys}$                                      | Hysteresis                                            |                                         | 3.5 V < V <sub>IT</sub> < 5.5 V                                       |                          |                        | 60   |       | mV   |  |
|                                                |                                                       | PFI                                     |                                                                       |                          |                        | 12   |       |      |  |
|                                                |                                                       | VBSW <sup>(3)</sup>                     | V <sub>DD</sub> = 1.8 V                                               |                          |                        | 55   |       |      |  |
| Ін                                             | High-level input current                              | MR                                      | $\overline{MR} = 0.7 \times V_{DD}$                                   | $V_{DD} = 5 V$           | -30                    |      | -76   | μΑ   |  |
| IL                                             | Low-level input current                               | MR                                      | $\overline{MR} = 0 \text{ V},$                                        | $V_{DD} = 5 V$           | -110                   |      | -255  | μΑ   |  |
| l <sub>I</sub>                                 | Input current                                         | PFI                                     |                                                                       |                          | -25                    |      | 25    | nA   |  |
| I <sub>OS</sub> S                              |                                                       |                                         |                                                                       | $V_{DD} = 1.8 \text{ V}$ |                        |      | -0.3  |      |  |
|                                                | Short-circuit current                                 | PFO                                     | PFO = 0 V                                                             | $V_{DD} = 3.3 \text{ V}$ |                        |      | -1.1  | 1 mA |  |
|                                                |                                                       |                                         |                                                                       | $V_{DD} = 5 V$           |                        |      | -2.4  |      |  |
| I <sub>DD</sub> V <sub>DD</sub> supply current |                                                       |                                         | $V_{OUT} = V_{DD}$                                                    |                          |                        |      | 40    | μΑ   |  |
| DD                                             | VDD Supply Culterit                                   |                                         | $V_{OUT} = V_{BAT}$                                                   |                          |                        |      | 40    | μΛ   |  |
| (DAT)                                          | V <sub>BAT</sub> supply current                       |                                         | $V_{OUT} = V_{DD}$                                                    |                          | -0.1                   |      | 0.1   | μА   |  |
| I <sub>(BAT)</sub>                             | *BAI adabià aquour                                    |                                         | $V_{OUT} = V_{BAT}$                                                   |                          |                        |      | 0.5   | μΑ   |  |
| Cı                                             | Input capacitance                                     |                                         | $V_I = 0 V \text{ to } 5 V$                                           |                          |                        | 5    |       | pF   |  |

The lowest supply voltage at which  $\overline{RESET}$  becomes active.  $t_{r,VDD} \ge 15~\mu s/V$ . To ensure the best stability of the threshold voltage, a bypass capacitor (ceramic, 0.1  $\mu F$ ) should be placed near the supply terminals. For  $V_{DD} < 1.6~V$ ,  $V_{OUT}$  switches to  $V_{BAT}$ , regardless of  $V_{BAT}$ .



### **Timing Requirements**

at  $R_1 = 1 \text{ M}\Omega$ ,  $C_1 = 50 \text{ pF}$ ,  $T_A = 25^{\circ}\text{C}$ 

| PARAMETER      |             | 1                  | TEST CONDITIONS                                                                                   | MIN MAX | UNIT |
|----------------|-------------|--------------------|---------------------------------------------------------------------------------------------------|---------|------|
|                | Duloo width | at V <sub>DD</sub> | $V_{IH} = V_{IT} + 0.2 \text{ V}, V_{IL} = V_{IT} - 0.2 \text{ V}$                                | 6       | μS   |
| ı <sub>w</sub> | Pulse width | at MR              | $V_{DD} = V_{IT} + 0.2 \text{ V}, V_{IL} = 0.3 \text{ x } V_{DD}, V_{IH} = 0.7 \text{ x } V_{DD}$ | 100     | ns   |

### **Switching Characteristics**

at  $R_1 = 1 \text{ M}\Omega$ ,  $C_1 = 50 \text{ pF}$ ,  $T_A = -55^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ 

|                  | PARAMETE                  | R                        | TEST CONDITIONS                                                                                        | MIN | TYP | MAX | UNIT |
|------------------|---------------------------|--------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>d</sub>   | Delay time                |                          | $V_{DD} \ge V_{IT} + 0.2 \text{ V}, \overline{\text{MR}} \ge 0.7 \times V_{DD},$<br>See timing diagram | 60  | 100 | 140 | ms   |
|                  |                           | V <sub>DD</sub> to RESET | $V_{IL} = V_{IT} - 0.4 \text{ V}, V_{IH} = V_{IT} + 0.4 \text{ V}$                                     |     | 2   | 5   |      |
| t <sub>PHL</sub> | Propagation (delay) time, | PFI to PFO delay         | $V_{IL} = V_{PFI} - 0.35 \text{ V}, V_{IH} = V_{PFI} + 0.35 \text{ V}$                                 |     | 3   | 5   | นร   |
| THL              | high-to-low-level output  | MR to RESET              | $V_{DD} \ge V_{IT} + 0.2 \text{ V}, V_{IL} = 0.3 \times V_{DD}, V_{IH} = 0.7 \times V_{DD}$            |     | 0.1 | 1   | μο   |

### **Timing Diagram**





### **Table 1. FUNCTION TABLE**

| $V_{DD} > V_{IT}$ | $V_{DD} > V_{BAT}$ | MR | V <sub>OUT</sub> | RESET |
|-------------------|--------------------|----|------------------|-------|
| 0                 | 0                  | L  | $V_{BAT}$        | L     |
| 0                 | 0                  | Н  | $V_{BAT}$        | L     |
| 0                 | 1                  | L  | $V_{DD}$         | L     |
| 0                 | 1                  | Н  | $V_{DD}$         | L     |
| 1                 | 0                  | L  | $V_{DD}$         | L     |
| 1                 | 0                  | Н  | $V_{DD}$         | Н     |
| 1                 | 1                  | L  | $V_{DD}$         | L     |
| 1                 | 1                  | Н  | $V_{DD}$         | Н     |

| PFI > V <sub>PFI</sub>            | PFO |  |
|-----------------------------------|-----|--|
| 0                                 | L   |  |
| 1                                 | Н   |  |
| CONDITION: $V_{DD} > V_{DD}(MIN)$ |     |  |

### **TERMINAL FUNCTIONS**

| TERI             | TERMINAL |     | DECORPORION                  |  |
|------------------|----------|-----|------------------------------|--|
| NAME             | NO.      | 1/0 | DESCRIPTION                  |  |
| GND              | 3        | ı   | Ground                       |  |
| MR               | 6        | 1   | Manual reset                 |  |
| PFI              | 4        | 1   | Power-fail comparator input  |  |
| PFO              | 5        | 0   | Power-fail comparator output |  |
| RESET            | 7        | 0   | Active-low reset             |  |
| $V_{BAT}$        | 8        | 1   | Backup battery               |  |
| $V_{DD}$         | 2        | I   | Supply input voltage         |  |
| V <sub>OUT</sub> | 1        | 0   | Supply output voltage        |  |



### **FUNCTIONAL BLOCK DIAGRAM**



50

75



### TYPICAL CHARACTERISTICS

### STATIC DRAIN-SOURCE ON-STATE RESISTANCE $(V_{DD} \text{ to } V_{OUT})$



Figure 1.

125

IO - Output Current - mA

150

175

200

100

### STATIC DRAIN-SOURCE ON-STATE RESISTANCE ( $V_{BAT}$ to $V_{OUT}$ )





Figure 2.

# **SUPPLY CURRENT**



### NORMALIZED THRESHOLD AT RESET

### FREE-AIR TEMPERATURE



Figure 4.

HIGH-LEVEL OUTPUT VOLTAGE AT RESET



### TYPICAL CHARACTERISTICS (continued)

### HIGH-LEVEL OUTPUT VOLTAGE AT RESET

## HIGH-LEVEL OUTPUT CURRENT $V_{DD} = 5 V$ V<sub>BAT</sub> = GND





## HIGH-LEVEL OUTPUT VOLTAGE AT PFO

Figure 5.





Figure 7.

## HIGH-LEVEL OUTPUT VOLTAGE AT PFO

### HIGH-LEVEL OUTPUT CURRENT



Figure 8.



### TYPICAL CHARACTERISTICS (continued)

### LOW-LEVEL OUTPUT VOLTAGE AT RESET

### LOW-LEVEL OUTPUT CURRENT



### LOW-LEVEL OUTPUT VOLTAGE AT RESET





## MINIMUM PULSE DURATION AT VDD

Figure 9.

## THRESHOLD OVERDRIVE AT $V_{DD}$



## MINIMUM PULSE DURATION AT PFI

### THRESHOLD OVERDRIVE AT PFI



Figure 11.



#### DETAILED DESCRIPTION

### **Battery Freshness Seal (TPS3619)**

The battery freshness seal of the TPS3619 family disconnects the backup battery from internal circuitry until it is needed. This function prevents the backup battery from being discharged until the final product is put to use. The following steps explain how to enable the freshness seal mode.

- 1. Connect  $V_{BAT}$  ( $V_{BAT} > V_{BAT}$  min)
- 2. Ground PFO
- 3. Connect PFI to  $V_{DD}$  (PFI =  $V_{DD}$ )
- 4. Connect  $V_{DD}$  to power supply  $(V_{DD} > V_{IT})$  and retain for 5 ms < t < 35 ms

The battery freshness seal mode is removed automatically by the positive-going edge of  $\overline{RESET}$  when  $V_{DD}$  is applied.

### Power-Fail Input/Output Comparator (PFI and PFO)

An additional comparator is provided to monitor voltages other than the nominal supply voltage. The PFI is compared with an internal voltage reference of 1.15 V. If the input voltage falls below the power-fail threshold  $(V_{IT(PFI)})$  of 1.15 V (typ), the PFO goes low. If  $V_{IT(PFI)}$  goes above  $V_{(PFI)}$  plus about 12-mV hysteresis, the output returns to high. By connecting two external resistors, it is possible to supervise any voltages above  $V_{(PFI)}$ . The sum of both resistors should be about 1 M $\Omega$ , to minimize power consumption and also to ensure that the current in the PFI pin can be ignored, compared with the current through the resistor network. The tolerance of the external resistors should be not more than 1%, to ensure minimal variation of sensed voltage. If the power-fail comparator is unused, PFI should be connected to ground and  $\overline{PFO}$  left unconnected.

### **Backup-Battery Switchover**

In case of a brownout or power failure, it may be necessary to preserve the contents of RAM. If a backup battery is installed at  $V_{BAT}$ , the device automatically switches the connected RAM to backup power when  $V_{DD}$  fails. In order to allow the backup battery (e.g., a 3.6-V lithium cell) to have a higher voltage than  $V_{DD}$ , these supervisors do not connect  $V_{BAT}$  to  $V_{OUT}$  when  $V_{BAT}$  is greater than  $V_{DD}$ .  $V_{BAT}$  only connects to  $V_{OUT}$  (through a 15- $\Omega$  switch) when  $V_{DD}$  falls below the  $V_{IT}$  and  $V_{BAT}$  is greater than  $V_{DD}$ . When  $V_{DD}$  recovers, switchover is deferred, either until  $V_{DD}$  crosses  $V_{BAT}$  or until  $V_{DD}$  rises above  $V_{IT}$ .  $V_{OUT}$  connects to  $V_{DD}$  through a 1- $\Omega$  (max) PMOS switch when  $V_{DD}$  crosses the reset threshold.

**Table 2. FUNCTION TABLE** 

| $V_{DD} > V_{BAT}$ | $V_{DD} > V_{IT}$ | V <sub>OUT</sub> |
|--------------------|-------------------|------------------|
| 1                  | 1                 | $V_{DD}$         |
| 1                  | 0                 | $V_{DD}$         |
| 0                  | 1                 | $V_{DD}$         |
| 0                  | 0                 | $V_{BAT}$        |





V<sub>BAT</sub> – Backup-Battery Supply Voltage – V

Figure 13. Normal Supply Voltage vs Backup-Battery Supply Voltage

www.ti.com 22-Nov-2024

### PACKAGING INFORMATION

| Orderable Device  | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                   | 1,7      |              |                    |      |                | , ,          | (6)                           | .,                 |              |                      |         |
| TPS3619-33MDGKREP | OBSOLETE | VSSOP        | DGK                | 8    |                | TBD          | Call TI                       | Call TI            | -55 to 125   | BZP                  |         |
| TPS3620-33MDGKREP | ACTIVE   | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | BTY                  | Samples |
| TPS3620-33MDGKTEP | ACTIVE   | VSSOP        | DGK                | 8    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | BTY                  | Samples |
| V62/06670-03XE    | ACTIVE   | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | BTY                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



### **PACKAGE OPTION ADDENDUM**

www.ti.com 22-Nov-2024

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 25-Sep-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS3620-33MDGKREP | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS3620-33MDGKTEP | VSSOP           | DGK                | 8 | 250  | 177.8                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 25-Sep-2024



### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|-------------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| TPS3620-33MDGKREP | VSSOP        | DGK             | 8        | 2500 | 358.0       | 335.0      | 35.0        |  |
| TPS3620-33MDGKTEP | VSSOP        | DGK             | 8        | 250  | 202.0       | 201.0      | 28.0        |  |



SMALL OUTLINE PACKAGE



### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated