**TPS562212** SLUSEI0 - OCTOBER 2021 # TPS562212 4.2-V to 18-V Input, 2-A Synchronous Buck Converter in a SOT-5X3 Package #### 1 Features - 4.2-V to 18-V input voltage - 0.6-V to 7-V output voltage - Up to 2-A continuous output current - 45-ns minimum switching on time - 98% maximum duty cycle - High efficiency - Integrated 66-m $\Omega$ and 33-m $\Omega$ MOSFETs - 120-µA typical quiescent current - Highly flexible and easy to use - Selectable Eco-mode or FCCM operation - Selectable power-good indicator or external soft - Precise enable input - High accuracy - ±1% (25°C) reference voltage accuracy - ±8.5% switching frequency tolerance - Small solution size - Internal compensation for ease of use - SOT-5X3 package - Minimum external components - Cycle-by-cycle current limit for both high-side and low-side MOSFETs - Non-latched OVP, UVP, UVLO, and TSD protections - Create a custom design using TPS562212 with the WEBENCH® Power Designer # 2 Applications - Set-top box (STB), digital TV - Smart speaker - Wired networking, broadband - Surveillance # 3 Description The TPS562212 is a cost-effective and highly flexible synchronous buck converter that provides selectable Eco-mode operation or FCCM (force continuous conduction mode) operation. A selectable power-good indicator or external soft start is also configurable through the MODE pin. Power sequencing is possible by correctly configuring the Enable pin, power-good indicator, or external soft start. A wide input voltage range of 4.2 V to 18 V supports a wide variety of common input rails like 12 V and 15 V. It supports up to 2-A continuous output current at output voltages between 0.6 V and 7 V. The device provides fast transient response with true fixed switching frequency through the use of the Advanced Emulated Current Mode (AECM) control topology. With internal smart loop bandwidth control, the device provides fast transient response over a wide output voltage range without the need for external compensation. Cycle-by-cycle current limit on the high-side peak current protects the device in overload situations and is enhanced by a low-side valley current limit, which prevents current runaway. Hiccup mode would be triggered under overvoltage protection (OVP), undervoltage protection (UVP), UVLO protection, and thermal shutdown. The device is available in a 1.6-mm × 2.1-mm SOT583 package. ## **Device Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) | |-------------|------------------------|-----------------| | TPS562212 | SOT-5X3 (8) | 1.6 mm × 2.1 mm | For all available packages, see the orderable addendum at the end of the data sheet. **Efficiency vs Output Current** # **Table of Contents** | 1 Features | 1 | 8 Application and Implementation | 18 | |--------------------------------------|----------------|------------------------------------------------|------------------| | 2 Applications | | 8.1 Application Information | 18 | | 3 Description | | 8.2 Typical Application | | | 4 Revision History | | 9 Power Supply Recommendations | | | 5 Pin Configuration and Functions | 3 | 10 Layout | <mark>2</mark> 6 | | 6 Specifications | | 10.1 Layout Guidelines | 26 | | 6.1 Absolute Maximum Ratings | | 10.2 Layout Example | | | 6.2 ESD Ratings | 4 | 11 Device and Documentation Support | | | 6.3 Recommended Operating Conditions | 4 | 11.1 Device Support | 28 | | 6.4 Thermal Information | 5 | 11.2 Receiving Notification of Documentation U | pdates 28 | | 6.5 Electrical Characteristics | <mark>5</mark> | 11.3 Support Resources | 28 | | 6.6 Typical Characteristics | 7 | 11.4 Trademarks | 28 | | 7 Detailed Description | 10 | 11.5 Electrostatic Discharge Caution | <mark>2</mark> 8 | | 7.1 Overview | | 11.6 Glossary | | | 7.2 Functional Block Diagram | 10 | 12 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description | 10 | Information | 29 | | 7.4 Device Functional Modes | | | | # **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE REVISION | | NOTES | | |---------------|---|-----------------|--| | October 2021 | * | Initial Release | | # **5 Pin Configuration and Functions** 8-Pin SOT-5X3 DRL Package (Top View) **Table 5-1. Pin Functions** | DIM | | | | |-------|-----|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | | I/O <sup>(1)</sup> | DESCRIPTION | | NAME | NO. | 1/0 | DECOMM HOM | | | | | This pin can be selected as a power-good function or soft-start function, depending on the device MODE pin configuration. | | PG/SS | 1 | I/O | If the power-good function is selected, this is an open-drain power-good indicator. | | , | - | | If the soft-start function is selected, an external capacitor connected from this pin to GND | | | | | defines the rise time for the internal reference voltage. | | VIN | 2 | Р | Input voltage supply pin for the control circuitry. Connect the input decoupling capacitors between VIN and GND. | | SW | 3 | Р | Switch node terminal. Connect the output inductor to this pin. | | GND | 4 | G | GND terminal for the controller circuit and the internal circuitry | | воот | 5 | Р | Supply input for the high-side MOSFET gate drive circuit. Connect a 0.1-µF capacitor between the BOOT and SW pins. | | EN | 6 | I/O | Enable input control. Driving EN high or leaving this pin floating enables the converter. An external resistor divider can be used to imply an adjustable VIN UVLO function. | | MODE | 7 | I/O | Device operation mode in light load (Eco-mode operation or FCCM operation) and pin 1 function (PG/SS) selection pin. Connect a resistor from MODE to GND to configure the device according to Table 7-1. | | FB | 8 | ı | Converter feedback input. Connect to the output voltage with a feedback resistor divider. | <sup>(1)</sup> I = Input, I/O = Input or Output, G = Ground, P = Power # **6 Specifications** # 6.1 Absolute Maximum Ratings Over the recommended operating junction temperature range of -40°C to +125°C (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |----------------------------|-----------------------------------------------|------|-----|------| | | VIN | -0.3 | 20 | V | | | SW, DC | -0.3 | 20 | V | | | SW, transient < 10 ns | -3 | 22 | V | | Pin voltage <sup>(2)</sup> | VIN – SW, DC | -0.3 | 20 | V | | Fill Voltage(=/ | VIN – SW, transient < 10 ns | -3 | 22 | V | | | BOOT | -0.3 | 25 | V | | | BOOT – SW | -0.3 | 6 | V | | | EN, FB, PG/SS, MODE | -0.3 | 6 | V | | TJ | Operating junction temperature <sup>(3)</sup> | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltage values are with respect to the network ground terminal. - (3) Operating at junction temperatures greater than 125°C, although possible, degrades the lifetime of the device. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±500 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** Over the recommended operating junction temperature range of –40°C to +125°C (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|-----------------------|-----------------------------|------|------|------| | V <sub>IN</sub> | Input supply voltage | range | 4.2 | 18 | V | | V <sub>OUT</sub> | Output voltage range | | 0.6 | 7 | V | | | | SW, DC | -0.1 | 18 | V | | | | SW, transient < 10 ns | -3 | 20 | V | | | | VIN - SW, DC | -0.1 | 18 | V | | | Pin voltage | VIN - SW, transient < 10 ns | -3 | 20 | V | | | | воот | -0.1 | 23.5 | V | | | | BOOT - SW | -0.1 | 5.5 | V | | | | EN, FB, PG/SS, MODE | -0.1 | 5.5 | V | | I <sub>OUT</sub> | Output current range | | 0 | 2 | Α | | TJ | Operating junction te | mperature | -40 | 125 | °C | <sup>(1)</sup> Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For specified specifications, see the Electrical Characteristics. Product Folder Links: TPS562212 #### **6.4 Thermal Information** | | | TPS562212 | | |---------------------------|--------------------------------------------------------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | DRL (SOT-5X3) | UNIT | | | | 8 PINS | | | R <sub>θJA</sub> (2) | Junction-to-ambient thermal resistance | 116.7 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 41.7 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 20.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.0 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 20.8 | °C/W | | R <sub>θJC(EVM)</sub> (3) | Junction-to-ambient thermal resistance on TPS562212EVM | 70 | °C/W | - (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953 - (2) The value of R<sub>θJA</sub> given in this table is only valid for comparison with other packages and can not be used for design purposes. These values were simulated on a standard JEDEC board. They do not represent the performance obtained in an actual application. - (3) The real R<sub>θJA</sub> on the TPS562212EVM is about 70°C/W, test condition: V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 5 V, I<sub>OUT</sub> = 2 A, T<sub>A</sub> = 25°C. #### 6.5 Electrical Characteristics Limits apply over the recommended operating junction temperature ( $T_J$ ) range of $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at $T_J$ = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply: $V_{IN}$ = 4.2 V to 18 V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------------|----------------------------------------------------------------------------|-------|------|-------|------| | SUPPLY | | | | | ' | | | V <sub>IN</sub> | Operation input voltage | | 4.2 | | 18 | V | | | VIN quiescent current at power save mode | Nonswitching, $V_{EN}$ = 1.2 V, $V_{FB}$ = 0.65 V, $I_{OUT}$ = 0 mA | | 120 | | μΑ | | I <sub>Q(VIN)</sub> | VIN quiescent current at FCCM | Nonswitching, $V_{EN}$ = 1.2 V, $V_{FB}$ = 0.65 V, $I_{OUT}$ = 0 mA | | 450 | | μA | | I <sub>SD(VIN)</sub> | VIN shutdown supply current | V <sub>IN</sub> = 12 V, V <sub>EN</sub> = 0 V | | 3 | 10 | μA | | UVLO | | | | | | | | V <sub>UVLO(R)</sub> | VIN UVLO rising threshold | V <sub>IN</sub> rising | 3.8 | 4 | 4.2 | V | | V <sub>UVLO(F)</sub> | VIN UVLO falling threshold | V <sub>IN</sub> falling | 3.4 | 3.6 | 3.8 | V | | ENABLE | | | | | | | | V <sub>EN(R)</sub> | EN voltage rising threshold | EN rising, enable switching | 1.05 | 1.15 | 1.25 | V | | V <sub>EN(F)</sub> | EN voltage falling threshold | EN falling, disable switching | 0.91 | 1.01 | 1.10 | V | | I <sub>EN(P1)</sub> | EN pin sourcing current pre EN rising threshold | V <sub>EN</sub> = 1.0 V | 0.93 | 1.2 | 1.5 | μΑ | | I <sub>EN(H)</sub> | EN pin sourcing current hysteresis | | 2.4 | 3.1 | 3.81 | μΑ | | REFERENCI | E VOLTAGE | | | | | | | V | FB voltage | T <sub>J</sub> = 25°C | 0.594 | 0.6 | 0.606 | V | | V <sub>FB</sub> | FB voltage | $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}, V_{IN} = 12 \text{ V}$ | 0.591 | 0.6 | 0.609 | V | | I <sub>FB(LKG)</sub> | FB input leakage current | V <sub>FB</sub> = 0.65 V, T <sub>J</sub> = 25°C | -0.1 | 0 | 0.1 | μΑ | | STARTUP | | | | | | | | I <sub>SS</sub> | Soft-start charge current | V <sub>SS</sub> = 0 V | 4.5 | 6.6 | 8.3 | μA | | t <sub>SS</sub> | Internal fixed soft-start time | From first switching pulse until target V <sub>OUT</sub> | 1.5 | 2 | 2.6 | ms | | SWITCHING | FREQUENCY | | | | | | | f <sub>SW(FCCM)</sub> | Switching frequency, FCCM operation | | 1100 | 1200 | 1300 | kHz | | POWER STA | AGE | | | | | | | R <sub>DSON(HS)</sub> | High-side MOSFET on-resistance | T <sub>J</sub> = 25°C, V <sub>IN</sub> = 12 V, V <sub>BOOT-SW</sub> = 5 V | | 66 | | mΩ | ## **6.5 Electrical Characteristics (continued)** Limits apply over the recommended operating junction temperature ( $T_J$ ) range of $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at $T_J$ = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply: $V_{IN}$ = 4.2 V to 18 V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|---------------------------------------------------------------|---------------------------------------------------------------|------|-------|------|--------| | R <sub>DSON(LS)</sub> | Low-side MOSFET on-resistance | T <sub>J</sub> = 25°C, V <sub>IN</sub> = 12 V | | 33 | | mΩ | | t <sub>ON(min)</sub> (1) | Minimum ON pulse width | | | 45 | | ns | | t <sub>ON(max)</sub> | Maximum ON pulse width | | | 6 | | μs | | t <sub>OFF(min)</sub> | Minimum OFF pulse width | | | 105 | | ns | | OVERCURR | RENT PROTECTION | | | | | | | I <sub>HS(OC)</sub> | High-side peak current limit | Peak current limit on the HS MOSFET | 3.05 | 3.5 | 4.1 | Α | | I <sub>LS(OC)</sub> | Low-side valley current limit | Valley current limit on the LS MOSFET, V <sub>IN</sub> = 12 V | 1.9 | 2.6 | 3.15 | Α | | I <sub>LS(NOC)</sub> | Low-side negative current limit for FCCM | Sinking current limit on LS MOSFET, V <sub>IN</sub> = 12 V | 0.6 | 1 | 1.5 | Α | | t <sub>HIC(WAIT)</sub> | Wait time before entering hiccup | | | 108 | | μs | | t <sub>HIC(RE)</sub> | Hiccup time before re-start | | | 6 | | Cycles | | OUTPUT OV | /P AND UVP | | | | | | | V <sub>UVP</sub> | Undervoltage-protection (UVP) threshold voltage | V <sub>FB</sub> falling | | 62.5% | | | | | | UVP Hysteresis | | 5% | | | | V | Overvoltage-protection (OVP) threshold | V <sub>FB</sub> rising | 107% | 112% | 114% | | | $V_{OVP}$ | voltage | OVP hysteresis | | 5% | | | | POWER GO | OD | | | | | | | | | FB falling, PG from high to low | 82% | 87% | 92% | | | V | | FB rising, PG from low to high | 87% | 92% | 97% | | | $V_{PGTH}$ | Power-good threshold | FB falling, PG from low to high | 101% | 107% | 112% | | | | | FB rising, PG from high to low | 107% | 112% | 114% | | | V <sub>PG(OL)</sub> | PG pin output low-level voltage | I <sub>PG</sub> = 0.7 mA | | | 0.3 | V | | I <sub>PG(LKG)</sub> | PG pin leakage current when the open-<br>drain output is high | V <sub>PG</sub> = 5.5 V | -1 | | 1 | μA | | t <sub>PG(R)</sub> | PG delay going from low to high | | | 112 | | μs | | t <sub>PG(F)</sub> | PG delay going from high to low | | | 48 | | μs | | | Minimum VIN for valid output <sup>(1)</sup> | V <sub>PG/SS</sub> < 0.5 V at 100 μA | | 2 | 2.5 | V | | THERMAL S | SHUTDOWN | | | | | | | T <sub>J(SD)</sub> (1) | Thermal shutdown threshold | | | 150 | | °C | | T <sub>J(HYS)</sub> (1) | Thermal shutdown hysteresis | | | 20 | | °C | | • | _ · | | | | | | #### (1) Not production tested Product Folder Links: TPS562212 ### **6.6 Typical Characteristics** $V_{IN}$ = 12 V, $T_A$ = 25°C, unless otherwise noted # 6.6 Typical Characteristics (continued) $V_{IN}$ = 12 V, $T_A$ = 25°C, unless otherwise noted # **6.6 Typical Characteristics (continued)** $V_{IN}$ = 12 V, $T_A$ = 25°C, unless otherwise noted # 7 Detailed Description ### 7.1 Overview The TPS562212 is a 2-A synchronous buck converter that operates from 4.2-V to 18-V input voltage and 0.6-V to 7-V output voltage. The device employs AECM control, an emulated current control topology that combines the advantages of peak current mode control and D-CAP2 control, providing fast transient response with true fixed switching frequency. With the proper MODE configurations, the device supports selectable Eco-mode operation or FCCM operation and a selectable power-good indicator or external soft start. With an on-time extension function, the device supports a maximum duty cycle of 98%. #### 7.2 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 Advanced Emulated Current Mode Control The device employs AECM control, an emulated current control-based topology that combines the advantages of peak current mode control and D-CAP2 control, providing fast transient response with true fixed switching frequency. The AECM control topology supports two basic regulation modes: PFM regulation mode and PWM regulation mode. During PWM, the device operates at its nominal switching frequency in CCM or DCM. The frequency is typically approximately 1.2 MHz with a controlled frequency variation. If the load current decreases, the devices enters PFM to sustain high efficiency down to very light loads. In PFM, the switching frequency decreases with the load current. With the internal adaptive loop adjustment, the device eliminates the need for external compensation to provide a fast transient response over a wide output voltage range. #### 7.3.2 Mode Selection and PG/SS Pin Function Configuration The device requires a mode resistor to select the operation mode under light load and configure the function of pin 1. Table 7-1 shows the MODE pin settings. | | Table 7-1. MODE 1 III Settings | | | | | | | |-----------------------------------------------------|--------------------------------|------------------------------|------------------------------|--|--|--|--| | MODE RESISTOR RANGE RECOMMENDED MODE RESISTOR VALUE | | OPERATION MODE IN LIGHT LOAD | FUNCTION OF THE<br>PG/SS PIN | | | | | | [0, 12] kΩ | 0 | Eco-mode | Power Good | | | | | | [30, 50] kΩ | 47 kΩ | Eco-mode | Soft Start | | | | | | [83, 120] kΩ | 100 kΩ | FCCM | Soft Start | | | | | | [180, ∞] kΩ | Float | FCCM | Power Good | | | | | **Table 7-1. MODE Pin Settings** Figure 7-1 shows the typical start-up sequence of the device once the enable signal triggers the EN turn-on threshold. After the voltage of VIN crosses the UVLO rising threshold, the device takes approximately 110 µs to finish reading and setting of the MODE pin. After this process, the MODE status is latched and does not change until VIN or EN toggles to restart this device. Then, the soft-start function begins to ramp up the reference voltage to the PWM comparator. Figure 7-1. Power-Up Sequence #### 7.3.3 Power Good (PG) This is an optional function configured by the MODE pin. The device has a built-in power good (PG) function to indicate whether the output voltage has reached its appropriate level or not. The PG signal can be used for start-up sequencing of multiple rails. The PG/SS pin works as an open-drain output that requires a pullup resistor (to any voltage below 5.5 V). A pullup resistor of 10 k $\Omega$ is recommended to pull it up to a 5-V voltage. It can sink 0.8 mA of current and maintain its specified logic low level. Once the FB pin voltage is between 92% and 112% of the internal reference voltage (VREF) and after a deglitch time of 112 $\mu$ s, the PG/SS pin is high impedance. The PG/SS pin is pulled low after a deglitch time of 48 $\mu$ s when the FB pin voltage is lower than UVP or greater than OVP threshold, or in events of thermal shutdown, EN shutdown, or UVLO conditions. VIN must remain present for the PG/SS pin to stay low. If the power-good output is not used when the PG function is selected, tie the output to GND to get better thermal performance. Table 7-2. Power Good Indicator Logic Table | | LOGIC SIGNALS | | | | | | |--------------------------------|---------------|---------------|----------------------------|-----------|--|--| | V <sub>IN</sub> | EN | TSD | V <sub>OUT</sub> | STATUS | | | | | | | V <sub>OUT</sub> on target | High | | | | | High | Not triggered | V <sub>OUT</sub> > Target | Low | | | | V <sub>IN</sub> > UVLO | | | V <sub>OUT</sub> < Target | Low | | | | | | Triggered | × | Low | | | | | Low | × | × | Low | | | | 2.5 V < V <sub>IN</sub> < UVLO | × | × | × | Low | | | | V <sub>IN</sub> < 2.5 V | × | × | × | Undefined | | | #### 7.3.4 Soft Start and Pre-Biased Soft Start This is an optional function configured by MODE pin. If the PG function is selected, the device works with an internal soft-start time of 2 ms. If the SS function is selected, the device has the adjustable soft-start function. When the EN pin becomes high, the soft-start charge current, $I_{SS}$ , begins charging the capacitor, which is connected from the PG/SS pin to GND ( $C_{SS}$ ). Smooth control of the output voltage is maintained during start-up. Use Equation 1 to calculate the soft-start time. $$t_{SS}(ms) = \frac{3.5 \times C_{SS}(nF) \times V_{REF}(V)}{I_{SS}(uA)} \tag{1}$$ where - V<sub>REF</sub> = 0.6 V - I<sub>SS</sub> = 6.6 µA The value of the external soft-start capacitor must not be lower than 4 nF typical to ensure good start-up behavior. If the output capacitor is pre-biased at start-up, the device initiates switching and starts ramping up only after the internal reference voltage becomes greater than the feedback voltage. This scheme makes sure the converters ramp up smoothly into regulation point. ### 7.3.5 Output Discharge Through PG/SS Pin If the PG function is selected, the device pulls the PG/SS pin low when the device is shut down by one of the following: - EN - OVP - UVP - UVLO - Thermal shutdown In those cases, the user can connect PG/SS to VOUT through a resistor to discharge VOUT (see Figure 7-2). The discharge rate can be adjusted by R3, which is also used to pull up the PG/SS pin in normal operation. The minimum supply voltage required for the discharge function to remain active is typically 2.5 V. For reliability, keep the maximum current into the PG/SS pin less than 1.8 mA. Given an output voltage, the minimum resistance of R3 can be calculated in Equation 2. $$R_{3\_MIN}(k\Omega) = \frac{V_{OUT}(V)}{1.8} - 0.4$$ (2) Figure 7-2. Discharge VOUT Through PG/SS Pin with TPS562212 # 7.3.6 Precise Enable and Adjusting Undervoltage Lockout The EN pin provides electrical on and off control for the device. When the EN pin voltage exceeds the threshold voltage, the device begins operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters shutdown mode. The EN pin has an internal pullup source current, which allows the user to float the EN pin to enable the device. If an application requires control of the EN pin, use the external control logic interface to the EN the pin like the open-drain or open-collector output logic. The device implements internal undervoltage-lockout (UVLO) circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 400 mV. If an application requires a higher UVLO threshold on the VIN pin, the EN pin can be configured as shown in Figure 7-3. When using the external UVLO function, setting the hysteresis at a value greater than 400 mV is recommended. The EN pin has a small pullup current, $I_p$ , which sets the default state of the EN pin to enable when no external components are connected. The pullup current is also used to control the voltage hysteresis for the external UVLO function because it increases by $I_h$ when the EN pin crosses the enable threshold. Use Equation 3 and Equation 4 to calculate the values of R1 and R2 for a specified UVLO threshold. Once R1 and R2 have settled down, the EN voltage can be calculated by Equation 5, which must be lower than 5.5 V with a maximum $V_{IN}$ . Figure 7-3. Adjustable VIN Undervoltage Lockout $$R_{1} = \frac{V_{SATART} \frac{V_{EN\_FALL}}{V_{EN\_RISE}} - V_{STOP}}{I_{p} \left(1 - \frac{V_{EN\_FALL}}{V_{EN\_RISE}}\right) + I_{h}}$$ (3) $$R_{2} = \frac{R_{1} \cdot V_{EN\_FALL}}{V_{STOP} - V_{EN\_FALL} + R_{1} \cdot \left(I_{p} + I_{h}\right)}$$ $$\tag{4}$$ $$V_{EN} = \frac{R_2 \cdot V_{IN} + R_1 R_2 \left( I_p + I_h \right)}{R_1 + R_2}$$ (5) #### where - I<sub>D</sub> = 1.2 µA - $I_h = 3.1 \,\mu\text{A}$ - V<sub>EN FALL</sub> = 1.01 V - V<sub>EN RISE</sub> = 1.15 V - V<sub>START</sub> = Expected input voltage enabling the device - V<sub>STOP</sub> = Expected input voltage disabling the device #### 7.3.7 Overcurrent Limit and Undervoltage Protection The device is protected from overcurrent conditions by cycle-by-cycle current limiting on both the peak and valley of the inductor current. During the on time of the high-side MOSFET switch, the inductor current flows through the high-side MOSFET and increases at a linear rate determined by the following: - VIN - VOUT - On time - · Output inductor value The high-side switch current is sensed when the high-side MOSFET is turned on after a set of blanking time and then compared with the high-side MOSFET current limit threshold in every switching cycle. If the cross-limit event is detected after the minimum on time, the high-side MOSFET is turned off immediately. The high-side MOSFET current is limited by a clamped maximum peak current threshold, I<sub>HS LIMIT</sub>, which is constant. The current going through low-side MOSFET is also sensed and monitored. When the low-side MOSFET is turned on, the inductor current begins ramping down. The low-side MOSFET is not turned off at the end of a switching cycle if its current is above the low-side current limit, $I_{LS\_LIMIT}$ . The low-side MOSFET is kept on for the next cycle so that inductor current keeps ramping down until the inductor current ramps below the low-side current limit, $I_{LS\_LIMIT}$ , and the subsequent switching cycle comes, the low-side MOSFET is turned off, and the high-side MOSFET is turned on after a dead time. There are some important considerations for this type of overcurrent protection. The load current is higher than the overcurrent threshold by one-half of the peak-to-peak inductor ripple current. Also, when the current is being limited, the output voltage tends to fall as the demanded load current can be higher than the current available from the converter. When the VFB voltage falls below the UVP threshold voltage, the UVP comparator detects it. The device shuts down after the UVP delay time (typically 108 $\mu$ s) and re-starts after the hiccup time (six times of soft start time). The hiccup behavior helps reduce the device power dissipation under severe overcurrent conditions. When the overcurrent condition is removed, the output voltage returns to the regulated value. #### 7.3.8 Overvoltage Protection The device detects an overvoltage condition by monitoring the feedback voltage. When the feedback voltage becomes higher than 112% of the target voltage, the OVP comparator output goes high and both the high-side MOSFET and low-side MOSFET turns off. This function is a non-latch operation. #### 7.3.9 Thermal Shutdown The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 150°C typically. The device re-initiates the power-up sequence when the junction temperature drops below 130°C typically. #### 7.4 Device Functional Modes #### 7.4.1 Shutdown Mode The EN pin provides electrical on and off control for the device. When $V_{EN}$ is below 1.01 V (typical), the device is in shutdown mode with a shutdown current of 3 $\mu$ A (typical). The device also employs VIN UVLO protection. If $V_{IN}$ voltage is below their respective UVLO level, the regulator is turned off. #### 7.4.2 Active Mode The device is in active mode when $V_{EN}$ is above the precision enable threshold voltage and $V_{IN}$ is above its respective UVLO level. The simplest way to enable the device is to float the EN pin. This allows self-start-up when the input voltage is in the operating range 4.2 V to 18 V. Active mode depends on the load current and the configuration of the MODE pin. When the MODE pin is connected with a 100-k $\Omega$ (typical) resistor or is floated (typical) to GND, FCCM operation is selected. Regardless what the load current is, the device works with PWM regulation with fixed switching frequency. When MODE pin is connected with a $0-\Omega$ (typical) or $47-k\Omega$ (typical) resistor to GND, Eco-mode operation is selected. The device is in one of the following modes with different loading: - 1. Continuous conduction mode (CCM) operation with fixed switching frequency when load current is above half of the peak-to-peak inductor current ripple. The device works with PWM regulation. - Discontinuous conduction mode (DCM) operation with fixed switching frequency. When load current is lower than half of the peak-to-peak inductor current ripple in CCM operation, the device works with PWM regulation. - 3. During Eco-mode operation with switching frequency decreased at very light load, the device works with PFM regulation. #### 7.4.3 FCCM Operation If FCCM operation is selected by the MODE pin, the device is set to operate in FCCM operation in light-load conditions and allows the inductor current to become negative. In FCCM, the device switches with a fixed frequency over the entire load range, which is suitable for applications requiring tight control of the switching frequency and output voltage ripple. #### 7.4.4 CCM Operation CCM operation is employed in the device when the load current is higher than half of the peak-to-peak inductor current. In CCM operation, the frequency of operation is fixed, output voltage ripple is at a minimum, and the maximum continuous output current of 2 A can be supplied by the device. #### 7.4.5 DCM Operation and Eco-mode Operation The light load running includes DCM operation and Eco-mode operation. As the output current decreases from heavy load condition, the inductor current reduces as well and eventually comes to a point that its rippled valley touches zero level, which is the boundary between CCM and DCM. The low-side MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into DCM. At even lighter current loads, Eco-mode is activated to maintain high efficiency operation. The on time is kept almost the same as it was in CCM so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. This makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. The transition point to the light load operation, $I_{OUT(LL)}$ , current can be calculated in Equation 6. $$I_{OUT(LL)} = \frac{0.85^2}{2 \cdot L_1 \cdot f_{sw}} \cdot \frac{(V_{IN} - V_{OUT}) \cdot V_{OUT}}{V_{IN}}$$ (6) #### 7.4.6 On-Time Extension for Large Duty Cycle Operation The minimum on time, $T_{ON\_MIN}$ , is the smallest duration of time that the high-side MOSFET can be on. $T_{ON\_MIN}$ is typically 45 ns in the device. The minimum off time, $T_{OFF\_MIN}$ , is the smallest duration that the high-side MOSFET can be off. $T_{OFF\_MIN}$ is typically 105 ns in the device. In CCM operation, $T_{ON\_MIN}$ and $T_{OFF\_MIN}$ limit the voltage conversion range given a fixed switching frequency. The minimum duty cycle allowed is: $$D_{MIN} = T_{ON\_MIN} \times f_{SW}$$ (7) The maximum duty cycle allowed is: $$D_{MAX} = 1 - T_{OFF\_MIN} \times f_{SW}$$ (8) In the device, a frequency foldback scheme is employed to extend the maximum duty cycle when $T_{OFF\_MIN}$ is reached. The switching frequency decreases once longer duty cycle is needed under low $V_{IN}$ conditions. With the duty increased, the on time is extended up to the maximum on time of 6 $\mu$ s. A wide range of frequency foldback allows the device output voltage stay in regulation with a much lower supply voltage $V_{IN}$ . This leads to a lower effective dropout voltage. Given an output voltage, the maximum operation supply voltage can be found by: $$V_{IN\_MAX} = \frac{V_{OUT}}{f_{SW} \cdot T_{ON\_MIN}}$$ (9) At lower supply voltage, the switching frequency decreases once $T_{OFF\_MIN}$ is triggered. The minimum $V_{IN}$ without frequency foldback can be approximated by: $$V_{IN\_MIN} = \frac{V_{OUT}}{(1 - f_{SW} \cdot T_{OFF\_MIN})}$$ (10) Taking considerations of power losses in the system with heavy load operation, $V_{IN\_MAX}$ is higher than the result calculated in Equation 9. With frequency foldback, $V_{IN\_VIN}$ is lowered by decreased $f_{SW}$ , as shown in Figure 7-4. Figure 7-4. Frequency Foldback at Dropout ( $V_{OUT} = 5 V$ ) # 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### **8.1 Application Information** The device is a highly integrated, synchronous buck converter. This device is used to convert a higher DC input voltage to a lower DC output voltage, with a maximum output current of 2 A. Alternately, the WEBENCH® software may be used to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process. #### 8.2 Typical Application The application schematic of Figure 8-1 was developed to meet the requirements of the device. This circuit is available as the TPS562212EVM evaluation module. The design procedure is given in this section. Figure 8-1. TPS562212 3.3-V, 2-A Reference Design #### 8.2.1 Design Requirements Table 8-1 shows the design parameters for this application. Table 8-1. Design Parameters | PARAMETER | EXAMPLE VALUE | |-------------------------------------|--------------------------------------| | Input voltage range | 4.2 to 18 V | | Output voltage | 3.3 V | | Output current rating | 2 A | | Transient response, 1.5-A load step | $\Delta V_{OUT}/V_{OUT} \le \pm 3\%$ | | Output ripple voltage | ≤10 mV at CCM | | Operating frequency | 1.2 MHz | Product Folder Links: TPS562212 #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS562212 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost. - 3. Open the advanced tab to optimize for output voltage ripple. - 4. Once in a TPS562212 design, you can enable the second stage L-C filter and change other settings from the drop-down on the left. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.2.2.2 Output Voltage Resistors Selection The output voltage is set with a resistor divider from the output node to the FB pin. TI recommends using 1% tolerance or better divider resistors. Referring to the application schematic of Figure 8-1, start with 10 k $\Omega$ or 20 k $\Omega$ for R9 and use Equation 11 to calculate R8. To improve efficiency at light loads, consider using larger value resistors. If the values are too high, the regulator is more susceptible to noise and voltage errors from the FB input current are noticeable. $$R_8 = \frac{V_{OUT} - V_{REF}}{V_{REF}} \cdot R_9 \tag{11}$$ Table 8-2 shows the recommended components value for common output voltages. #### 8.2.2.3 Output Inductor Selection To calculate the minimum value of the output inductor, use Equation 12. $K_{IND}$ is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer. For this part, TI recommends the range of $K_{IND}$ from 25% to 55%. $$L_{MIN} = \frac{V_{OUT}}{V_{IN\_MAX}} \cdot \frac{V_{IN\_MAX} - V_{OUT}}{K_{IND} \cdot I_{OUT} \cdot f_{SW}}$$ (12) where I<sub>OUT</sub> = 2 A For this design example, use $K_{IND}$ = 50%. The inductor value is calculated to be 2.25 $\mu$ H. For this design, a nearest standard value of 2.2 $\mu$ H was chosen. For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The inductor peak-to-peak ripple current, peak current, and RMS current are calculated using Equation 13, Equation 14, and Equation 15. $$I_{RIPPLE} = \frac{V_{OUT}}{V_{IN\_MAX}} \cdot \frac{V_{IN\_MAX} - V_{OUT}}{L_1 \cdot f_{SW}}$$ (13) $$I_{LPEAK} = I_{OUT} + \frac{I_{RIPPLE}}{2}$$ (14) $$I_{LRMS} = \sqrt{I_{OUT}^2 + \frac{1}{12}I_{RIPPLE}^2}$$ (15) For this design example, the calculated peak current is 2.68 A and the calculated RMS current is 2.04 A. The chosen inductor is a Wurth Elektronik 74439344022 2.2-µH. It has a saturation current rating of 16 A and a RMS current rating of 8 A. The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults, or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current. #### 8.2.2.4 Output Capacitor Selection After selecting the inductor, the output capacitor needs to be optimized. The LC filter used as the output filter has double pole at: $$f_{P} = \frac{1}{2\pi\sqrt{L_{1} \cdot C_{OUT\_E}}}$$ (16) At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the device. The low frequency phase is $180^{\circ}$ . At the output filter pole frequency, the gain rolls off at a -40 dB per decade rate and the phase drops rapidly. A high frequency zero is introduced by the internal circuit that reduces the gain roll off to -20 dB per decade and increases the phase to $90^{\circ}$ one decade above the zero frequency. The inductor and capacitor for the output filter must be selected so that the double pole of $f_P$ is located below the high frequency zero, but close enough. The phase boost provided by the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement, it is better to make the L1 × $C_{OUT\_E}$ value meet the range of the L1 × $C_{OUT\_E}$ value recommended in Table 8-2. **Table 8-2. Recommended Component Values** | 14410 0 = 11400011111011404 0 0 1141404 | | | | | | | | | | | |-----------------------------------------|---------------------------|------------|---------------------------|--------------------------------------|-----------------------------------------------------------------|---------------------------|--|--|--|--| | OUTPUT<br>VOLTAGE (V) <sup>(1)</sup> | R8 <sup>(2)</sup><br>(kΩ) | R9<br>(kΩ) | L1 <sup>(3)</sup><br>(μΗ) | C <sub>OUT</sub> <sup>(4)</sup> (μF) | RANGE OF L1 ×<br>C <sub>OUT_E</sub> <sup>(5)</sup><br>(μΗ × μF) | C7 <sup>(6)</sup><br>(pF) | | | | | | 0.76 | 5.36 | 20.0 | 0.68 | 2 × 22 | 17–130 | _ | | | | | | 1.05 | 15.0 | 20.0 | 1.0 | 2 × 22 | 17–130 | 10–100 | | | | | | 1.8 | 40.0 | 20.0 | 1.5 | 1 × 22 | 15–160 | 10–100 | | | | | | 2.5 | 31.6 | 10.0 | 1.8 | 1 × 22 | 15–160 | 10–100 | | | | | | 3.3 | 45.3 | 10.0 | 2.2 | 1 × 22 | 15–160 | 10–100 | | | | | | 5 | 73.2 | 10.0 | 3.3 | 1 × 22 | 15–160 | 10–100 | | | | | - Use the recommended L1 and C<sub>OUT</sub> combination of the higher and closest output rail for the unlisted output rails. - (2) R8 = 10 k $\Omega$ and R9 = Float for $V_{OUT}$ = 0.6 V - (3) Inductance values are calculated based on V<sub>IN</sub>=18 V, but they can also be used for other input voltages. Users can calculate their preferred inductance value per Equation 12. - (4) C<sub>OUT</sub> is the sum of nominal output capacitance. 22-µF, 0805, 10-V or higher specifications capacitors are recommended. - (5) C<sub>OUT\_E</sub> is the effective value after derating. The value of L1 × C<sub>OUT\_E</sub> is recommended to be within the range. - (6) R6 and C7 can be used to improve the load transient response and improve the loop-phase margin. The capacitor value and ESR determine the amount of output voltage ripple. The device is intended for use with ceramic or other low-ESR capacitors. Use Equation 17 to determine the required RMS current rating for the output capacitor. $$I_{CORMS} = \frac{V_{OUT} \cdot (V_{IN\_MAX} - V_{OUT})}{\sqrt{12} \cdot V_{IN\_MAX} \cdot L_1 \cdot f_{SW}}$$ (17) Two Murata GRM21BR61C226ME44L 22- $\mu$ F, 0805, 16-V output capacitors are used for this design. From the data sheet, the estimated DC derating rate is 66.8% at room temperature with AC voltage of 0.2 V. The total output effective capacitance is approximately 14.7 $\mu$ F. The value of L1 × C<sub>OUT\_E</sub> is 33 $\mu$ H × $\mu$ F, which is within the recommended range. #### 8.2.2.5 Input Capacitor Selection The device requires an input decoupling capacitor. A bulk capacitor is needed depending on the application. TI recommends a ceramic capacitor over 10 µF for the decoupling capacitor. An additional 0.1-µF capacitor (C3) from the VIN pin to ground is recommended to provide additional high frequency filtering. The capacitor voltage rating needs to be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the device. The input ripple current can be calculated using Equation 18. $$I_{CIRMS} = I_{OUT} \cdot \sqrt{\frac{V_{OUT}}{V_{IN\_MIN}} \cdot \frac{V_{IN\_MIN} - V_{OUT}}{V_{IN\_MIN}}}$$ (18) The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance-to-volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. For this example design, a ceramic capacitor with at least a 25-V voltage rating is required to support the maximum input voltage. For this design, one Murata GRM21BR61E226ME44L (10- $\mu$ F, 25-V, 0805, X5R) capacitor has been selected. The effective capacitance under input voltage of 12 V is 0.18 × 22 = 4 $\mu$ F. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 19. Using the design example values, $I_{OUT\_MAX} = 2$ A, $C_{IN\_E} = 4$ $\mu$ F, and $f_{SW} = 1.2$ MHz, yield an input voltage ripple of 125 mV and a RMS input ripple current of 0.47 A. $$\Delta V_{IN} = \frac{I_{OUT\_MAX} \cdot 0.25}{C_{IN} \cdot f_{SW}} + (I_{OUT\_MAX} \cdot R_{ESR\_MAX})$$ (19) where R<sub>ESR MAX</sub> = Maximum series resistance of the input capacitor #### 8.2.2.6 Bootstrap Capacitor Selection A 0.1-µF ceramic capacitor must be connected between the BOOT to SW pin for proper operation. TI recommends to use a ceramic capacitor with X5R or better grade dielectric. The capacitor must have a 10-V or higher voltage rating. Copyright © 2021 Texas Instruments Incorporated ### 8.2.2.7 Undervoltage Lockout Set Point The undervoltage lockout (UVLO) can be adjusted using the external voltage divider network of R1 and R2. R1 is connected between VIN and the EN pin of the TPS562212 and R2 is connected between EN and GND. The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brownouts when the input voltage is falling. For the example design, the supply should turn on and start switching when the input voltage increases above 6.6 V (UVLO start or enable). After the regulator starts switching, it must continue to do so until the input voltage falls below 5.7 V (UVLO stop or disable). Equation 3 and Equation 4 can be used to calculate the values for the upper and lower resistor values. For the stop voltages specified, the nearest standard resistor value for R1 is 174 k $\Omega$ and for R2 is 36.5 k $\Omega$ . ### 8.2.3 Application Curves $V_{IN}$ = 12 V, $L_1$ = 2.2 $\mu$ H, $C_{OUT}$ = 22 $\mu$ F, $T_A$ = 25 $^{\circ}$ C (unless otherwise noted) #### 8.2.3 Application Curves (continued) $V_{IN}$ = 12 V, $L_1$ = 2.2 $\mu$ H, $C_{OUT}$ = 22 $\mu$ F, $T_A$ = 25 $^{\circ}$ C (unless otherwise noted) # 8.2.3 Application Curves (continued) $V_{IN}$ = 12 V, $L_1$ = 2.2 $\mu H,~C_{OUT}$ = 22 $\mu F,~T_A$ = 25°C (unless otherwise noted) # 9 Power Supply Recommendations The devices are designed to operate from an input voltage supply range between 4.2 V and 18 V. This input supply must be well regulated. If the input supply is located more than a few inches from the device or converter, additional bulk capacitance can be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of $47 \mu F$ is a typical choice. #### 10 Layout #### 10.1 Layout Guidelines - 1. VIN and GND traces should be as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation. - The input capacitor and output capacitor should be placed as close to the device as possible to minimize trace impedance. - 3. Provide sufficient vias for the input capacitor and output capacitor. - 4. Keep the SW trace as physically short and wide as practical to minimize radiated emissions. - 5. Do not allow switching current to flow under the device. - 6. A separate VOUT path should be connected to the upper feedback resistor. - 7. Make a Kelvin connection to the GND pin for the feedback path. - 8. Voltage feedback loop should be placed away from the high-voltage switching trace, and preferably has ground shield. - 9. The trace of the FB node should be as small as possible to avoid noise coupling. - 10. The GND trace between the output capacitor and the GND pin should be as wide as possible to minimize its trace impedance. #### 10.2 Layout Example Figure 10-1. Top Layout Example Figure 10-2. Bottom Layout Example # 11 Device and Documentation Support ### 11.1 Device Support # 11.1.1 Development Support #### 11.1.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 11.1.1.2 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS562212 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost. - 3. Open the advanced tab to optimize for output voltage ripple. - 4. Once in a TPS562212 design, you can enable the second stage L-C filter and change other settings from the drop-down on the left. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - · Run electrical simulations to see important waveforms and circuit performance - · Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.4 Trademarks TI E2E™ is a trademark of Texas Instruments. WEBENCH® are registered trademarks of Texas Instruments. All trademarks are the property of their respective owners. #### 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 11.6 Glossary This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 15-Jan-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS562212DRLR | ACTIVE | SOT-5X3 | DRL | 8 | 4000 | RoHS & Green | Call TI SN | Level-1-260C-UNLIM | -40 to 150 | 2212 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 7-Nov-2021 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | _ | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|---------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS562212DRLR | SOT-5X3 | DRL | 8 | 4000 | 180.0 | 8.4 | 2.75 | 1.9 | 0.8 | 4.0 | 8.0 | Q3 | www.ti.com 7-Nov-2021 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | TPS562212DRLR | SOT-5X3 | DRL | 8 | 4000 | 210.0 | 185.0 | 35.0 | | PLASTIC SMALL OUTLINE # NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not accord 0.45 mercage side. - exceed 0.15 mm per side. - 4. Reference JEDEC Registration MO-293, Variation UDAD PLASTIC SMALL OUTLINE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria. PLASTIC SMALL OUTLINE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated