# TXB0104-Q1 4-Bit Bidirectional Voltage-Level Translator with Automatic Direction Sensing and ±15kV ESD Protection #### 1 Features - Qualified for Automotive Applications - AEC-Q100 Qualified With the Following Results - Device Temperature Grade 1: –40°C to +125°C Ambient Operating Temperature Range - 1.2V to 3.6V on A Port and 1.65V to 5.5V on B Port $(V_{CCA} \le V_{CCB})$ - V<sub>CC</sub> Isolation Feature If Either V<sub>CC</sub> Input is at GND, All Outputs are in the High-Impedance State - OE Input Circuit Referenced to V<sub>CCA</sub> - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100mA Per JESD 78, Class II - **ESD Protection Exceeds JESD 22** - A port - ±2500V Human-Body Model (A114-B) - ±1000V Charged-Device Model (C101) - B port - ±15000V Human-Body Model (A114-B) - ±1000V Charged-Device Model (C101) ### 2 Applications - Automotive infotainment - Advanced Driver Assistance System (ADAS) - **Telematics** ### 3 Description Voltage-level translators address the challenges posed by simultaneous use of different supply-voltage levels on the same circuit board. This 4-bit noninverting translator uses two separate configurable power-supply rails. The A port is designed to track V<sub>CCA</sub>. VCCA accepts any supply voltage from 1.2V to 3.6V. The B port is designed to track V<sub>CCB</sub>. VCCB accepts any supply voltage from 1.65V to 5.5V. This allows for universal low-voltage bidirectional translation between any of the 1.2V, 1.5V, 1.8V, 2.5V, 3.3V, and 5V voltage nodes. V<sub>CCA</sub> should not exceed $V_{CCB}$ . When the output-enable (OE) input is low, all outputs are placed in the high-impedance state. To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the The TXB0104 is designed so that the OE input circuit is supplied by V<sub>CCA</sub>. This device is fully specified for partial-power-down applications using $I_{\text{off}}.$ The $I_{\text{off}}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. #### **Device Information** | PART NUMBER (1) | PACKAGE | BODY SIZE (NOM) | |-----------------|------------|-----------------| | | TSSOP (14) | 5.00mm x 4.40mm | | TXB0104-Q1 | VQFN (14) | 3.50mm x 3.50mm | | 1780104-Q1 | UQFN (12) | 2.00mm x 1.70mm | | | WQFN (14) | 3.00mm x 2.5mm | For all available packages, see the orderable addendum at the end of the datasheet. Typical Application Block Diagram for TXB010X ## **Table of Contents** | 1 Features1 | 6 Parameter Measurement Information10 | ĺ | |------------------------------------------------------------------------|--------------------------------------------------------|---| | 2 Applications 1 | 7 Detailed Description1 | 1 | | 3 Description1 | 7.1 Overview1 | | | 4 Pin Configuration and Functions3 | 7.2 Functional Block Diagram1 | | | 5 Specifications4 | 7.3 Feature Description1 | 1 | | 5.1 Absolute Maximum Ratings4 | 7.4 Device Functional Modes1 | 3 | | 5.2 ESD Ratings4 | 8 Application and Implementation14 | 4 | | 5.3 Recommended Operating Conditions4 | 8.1 Application Information14 | 4 | | 5.4 Thermal Information5 | 8.2 Typical Application14 | 4 | | 5.5 Electrical Characteristics5 | 9 Power Supply Recommendations16 | ć | | 5.6 Timing Requirements: V <sub>CCA</sub> = 1.2 V6 | 10 Layout16 | | | 5.7 Timing Requirements: V <sub>CCA</sub> = 1.5 V ± 0.1 V6 | 10.1 Layout Guidelines16 | | | 5.8 Timing Requirements: V <sub>CCA</sub> = 1.8 V ± 0.15 V6 | 10.2 Layout Example10 | ć | | 5.9 Timing Requirements: V <sub>CCA</sub> = 2.5 V ± 0.2 V7 | 11 Device and Documentation Support1 | 7 | | 5.10 Timing Requirements: $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}7$ | 11.1 Receiving Notification of Documentation Updates 1 | 7 | | 5.11 Switching Characteristics: V <sub>CCA</sub> = 1.2 V | 11.2 Support Resources1 | 7 | | 5.12 Switching Characteristics: V <sub>CCA</sub> = 1.5 V ± 0.1 V7 | 11.3 Trademarks1 | 7 | | 5.13 Switching Characteristics: V <sub>CCA</sub> = 1.8 V ± 0.15 V8 | 11.4 Electrostatic Discharge Caution1 | | | 5.14 Switching Characteristics: V <sub>CCA</sub> = 2.5 V ± 0.2 V8 | 11.5 Glossary1 | | | 5.15 Switching Characteristics: V <sub>CCA</sub> = 3.3 V ± 0.3 V8 | 12 Revision History1 | 7 | | 5.16 Operating Characteristics9 | 13 Mechanical, Packaging, and Orderable | | | 5.17 Typical Characteristics9 | Information1 | 7 | ## **4 Pin Configuration and Functions** NC - No internal connection For RGY, if the exposed center pad is used, it must be connected only to as a secondary ground or left electrically open. **Table 4-1. Pin Functions** | P | IN | I/O | DESCRIPTION | |-----|------|-----|-----------------------------------------------------------------------------------------------------------------| | NO. | NAME | 1/0 | DESCRIPTION | | 1 | VCCA | I | A-port supply voltage 1.2 V $\leq$ V <sub>CCA</sub> $\leq$ 3.6 V and V <sub>CCA</sub> $\leq$ V <sub>CCB</sub> . | | 2 | A1 | I/O | Input/output 1. Referenced to V <sub>CCA</sub> . | | 3 | A2 | I/O | Input/output 2. Referenced to V <sub>CCA</sub> . | | 4 | A3 | I/O | Input/output 3. Referenced to V <sub>CCA</sub> . | | 5 | A4 | I/O | Input/output 4. Referenced to V <sub>CCA</sub> . | | 6 | NC | _ | No connection. Not internally connected. | | 7 | GND | _ | Ground | | 8 | OE | I | 3-state output-mode enable. Pull OE low to place all outputs in 3-state mode. Referenced to V <sub>CCA</sub> . | | 9 | NC | _ | No connection. Not internally connected. | | 10 | B4 | I/O | Input/output 4. Referenced to V <sub>CCB</sub> . | | 11 | В3 | I/O | Input/output 3. Referenced to V <sub>CCB</sub> . | | 12 | B2 | I/O | Input/output 2. Referenced to V <sub>CCB</sub> . | | 13 | B1 | I/O | Input/output 1. Referenced to V <sub>CCB</sub> . | | 14 | VCCB | I | B-port supply voltage 1.65 V ≤ V <sub>CCB</sub> ≤ 5.5 V. | ### 5 Specifications ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | 3 1 3 1 | , | MIN | MAX | UNIT | |------------------|-------------------------------------------------------------------------|--------------------|------|------------------------|------| | V <sub>CCA</sub> | Supply voltage | | -0.5 | 4.6 | V | | V <sub>CCB</sub> | Supply voltage | | -0.5 | 6.5 | | | \/ | Input voltage | A port | -0.5 | 4.6 | V | | VI | input voitage | B port | -0.5 | 6.5 | | | \/ | Voltage applied to any output in the high-impedance or power- | A port | -0.5 | 4.6 | V | | Vo | off state | B port | -0.5 | 6.5 | ] | | \ <u>\</u> | Voltage applied to any output in the high or low state <sup>(2)</sup> | A port | -0.5 | V <sub>CCA</sub> + 0.5 | V | | Vo | voltage applied to any output in the high or low state | B port | -0.5 | V <sub>CCB</sub> + 0.5 | , v | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | ±50 | mA | | | | Continuous current through V <sub>CCA</sub> , V <sub>CCB</sub> , or GND | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. The value of $V_{\text{CCA}}$ and $V_{\text{CCB}}$ are provided in the recommended operating conditions table. ### 5.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------------------------------|-------------------------|----------------------------------------|--------|--------|--------------| | V <sub>(ESD)</sub> Electrostatic discharge | | Human-body model (HBM), per JEDEC | A Port | ±2500 | | | | Electrostatio discharge | | B Port | ±15000 | \ \ <u>\</u> | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC | A Port | ±1000 | V | | | | Charged-device moder (CDIM), per JEDEC | B Port | ±1000 | | ### **5.3 Recommended Operating Conditions** | (1) (2) | | | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | MAX | UNIT | |------------------|------------------------------------------------------------|---------------|------------------|------------------|-----------------------------|-----------------------------|------| | V <sub>CCA</sub> | Cumply voltage | | | | 1.2 | 3.6 | V | | V <sub>CCB</sub> | Supply voltage | | | | 1.65 | 5.5 | V | | \/ | High-level input voltage | Data inputs | 1.2 V to 3.6 V | 1.65 V to 5.5 V | $V_{CCI} \times 0.65^{(3)}$ | V <sub>CCI</sub> | V | | V <sub>IH</sub> | nigh-level input voltage | OE | 1.2 V to 3.6 V | 1.65 V to 5.5 V | V <sub>CCA</sub> × 0.65 | 5.5 | V | | V <sub>IL</sub> | Low-level input voltage | Data inputs | 1.2 V to 5.5 V | 1.65 V to 5.5 V | 0 | $V_{CCI} \times 0.35^{(3)}$ | V | | V IL | Low-level illput voltage | OE | 1.2 V to 3.6 V | 1.65 V to 5.5 V | 0 | V <sub>CCA</sub> × 0.35 | V | | | Voltage range applied to | A-port | | | 0 | 3.6 | | | Vo | any output in the high-<br>impedance or power-off<br>state | B-port | 1.2 V to 3.6 V | 1.65 V to 5.5 V | 0 | 5.5 | V | | | | A-port inputs | 1.2 V to 3.6 V | 1.65 V to 5.5 V | | 40 | | | Δt/Δν | Input transition rise or fall rate | | | 1.65 V to 3.6 V | | 40 | ns/V | | | | B-port inputs | 1.2 V to 3.6 V | 4.5 V to 5.5 V | | 30 | | | T <sub>A</sub> | Operating free-air temperat | ure | | | -40 | 125 | °C | - The A and B sides of an unused data I/O pair must be held in the same state, i.e., both at $V_{CCI}$ or both at GND. (1) - $V_{\text{CCA}}$ must be less than or equal to $V_{\text{CCB}}$ and must not exceed 3.6 V. (2) - $V_{\text{CCI}}$ is the supply voltage associated with the input port. ### **5.4 Thermal Information** | | | | TXB01 | 04-Q1 | | | |-----------------------|----------------------------------------------|---------|---------|---------|---------|------| | | THERMAL METRIC (1) | PW | RGY | RUT | BQA | UNIT | | | | 14 PINS | 14 PINS | 12 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 121 | 52.8 | 119.8 | TBD | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 50 | 67.7 | 42.6 | TBD | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 62.8 | 28.9 | 52.5 | TBD | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 6.4 | 2.6 | 0.7 | TBD | C/VV | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 62.2 | 29.0 | 52.3 | TBD | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | 9.3 | N/A | TBD | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report. ### **5.5 Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) (1) (2) | D. | RAMETER | TEST CONDITIONS | V | V | | T <sub>A</sub> = 25 | °C | -40°C t | o 125° | C | UNIT | |--------------------|-------------|------------------------------------------|------------------|------------------|-----|---------------------|-----|------------------------|--------|-----|----------| | PF | KAWEIEK | 1EST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | \/ | | I - 20 uA | 1.2 V | | | 1.1 | | | | | V | | V <sub>OHA</sub> | | I <sub>OH</sub> = -20 μA | 1.4 V to 3.6 V | | | | | V <sub>CCA</sub> - 0.4 | | | <b>v</b> | | \/ | | I <sub>OL</sub> = 20 μA | 1.2 V | | | 0.9 | | | | | V | | $V_{OLA}$ | | 10L - 20 μΑ | 1.4 V to 3.6 V | | | | | | | 0.4 | <b>v</b> | | $V_{OHB}$ | | I <sub>OH</sub> = -20 μA | | 1.65 V to 5.5 V | | | | V <sub>CCB</sub> - 0.4 | | | V | | $V_{OLB}$ | | I <sub>OL</sub> = 20 μA | | 1.65 V to 5.5 V | | | | | | 0.4 | V | | I <sub>I</sub> | OE | V <sub>I</sub> = V <sub>CCI</sub> or GND | 1.2 V to 3.6 V | 1.65 V to 5.5 V | | | ±1 | | | ±5 | μA | | | A port | $V_{I}$ or $V_{O} = 0$ to 3.6 V | 0 V | 0 V to 5.5 V | | | ±1 | | | ±10 | | | l <sub>off</sub> | B port | $V_I$ or $V_O = 0$ to 5.5 V | 0 V to 3.6 V | 0 V | | | ±1 | | | ±10 | μA | | l <sub>OZ</sub> | A or B port | OE = GND | 1.2 V to 3.6 V | 1.65 V to 5.5 V | | | ±1 | | | ±10 | μA | | | | | 1.2 V | 1.65 V to 5.5 V | | 0.06 | | | | | | | | | $V_I = V_{CCI}$ or GND, $I_O = 0$ | 1.4 V to 3.6 V | 1.65 V to 5.5 V | | | | | | 20 | μΑ | | I <sub>CCA</sub> | | | 3.6 V | 0 V | | | | | | 15 | | | | | | 0 V | 5.5 V | | | | | | -15 | | | | | | 1.2 V | 1.65 V to 5.5 V | | 3.4 | | | | | | | | | $V_I = V_{CCI}$ or GND, | 1.4 V to 3.6 V | 1.65 V to 5.5 V | | | | | | 20 | | | I <sub>CCB</sub> | | I <sub>O</sub> = 0 | 3.6 V | 0 V | | | | | | -15 | μA | | | | | 0 V | 5.5 V | | | | | | 15 | | | | - I | $V_I = V_{CCI}$ or GND, | 1.2 V | 1.65 V to 5.5 V | | 3.5 | | | | | μA | | I <sub>CCA</sub> + | CCB | I <sub>O</sub> = 0 | 1.4 V to 3.6 V | 1.65 V to 5.5 V | | | | | | 40 | μΑ. | | | | $V_I = V_{CCI}$ or GND, | 1.2 V | 1.65 V to 5.5 V | | 0.05 | | | | | | | I <sub>CCZA</sub> | | I <sub>O</sub> = 0,<br>OE = GND | 1.4 V to 3.6 V | 1.65 V to 5.5 V | | | | | | 15 | μA | | | | $V_I = V_{CCI}$ or GND, | 1.2 V | 1.65 V to 5.5 V | | 3.3 | | | | | | | I <sub>CCZB</sub> | | I <sub>O</sub> = 0,<br>OE = GND | 1.4 V to 3.6 V | 1.65 V to 5.5 V | | | | | | 15 | μA | | Ci | OE | PW, RGY, BQA package | 1.2 V to 3.6 V | 1.65 V to 5.5 V | | 3 | | | | | pF | | | | RUT package | 1.2 V to 3.6 V | 1.65 V to 5.5 V | | 4 | | | | | pF | ### 5.5 Electrical Characteristics (continued) over recommended operating free-air temperature range (unless otherwise noted) (1) (2) | D/ | RAMETER | TEST CONDITIONS | V | V | T <sub>A</sub> = 25°C | | | -40°0 | UNIT | | | |-----------------|---------|-------------------------|------------------|------------------|-----------------------|-----|-----|-------|------|-----|----| | PARAMETER | | TEST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP | MAX | MIN | TYP | MAX | | | C <sub>io</sub> | A port | PW, RGY, BQA package | - 1.2 V to 3.6 V | | | 5 | | | | | pF | | | | RUT package | | 1.65 V to 5.5 V | | 6 | | | | | pF | | | B port | PW, RGY, BQA<br>package | | | | 11 | | | | | pF | | | | RUT package | | | | 13 | | | | | pF | - $V_{\text{CCI}}$ is the supply voltage associated with the input port. $V_{\text{CCO}}$ is the supply voltage associated with the output port. ## 5.6 Timing Requirements: V<sub>CCA</sub> = 1.2 V $T_A = 25^{\circ}C, V_{CCA} = 1.2 \text{ V}$ | | | | V <sub>CCB</sub> = 1.8 V | V <sub>CCB</sub> = 2.5 V | V <sub>CCB</sub> = 3.3 V | V <sub>CCB</sub> = 5 V | UNIT | |----------------|----------------|-------------------------------|--------------------------|--------------------------|--------------------------|------------------------|------| | | | | | TYP | TYP | TYP | ONIT | | | Data rate | For PW, RGY, BQA, RUT package | 20 | 20 | 20 | 20 | Mbps | | t <sub>w</sub> | Pulse duration | Data inputs | 50 | 50 | 50 | 50 | ns | ### 5.7 Timing Requirements: $V_{CCA} = 1.5 \text{ V} \pm 0.1 \text{ V}$ over recommended operating free-air temperature range, V<sub>CCA</sub> = 1.5 V ± 0.1 V (unless otherwise noted) | | | | | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | | 3.3 V<br>5 V | V <sub>CCB</sub> = 5 V<br>± 0.5 V | | UNIT | |----------------|--------------------------|---------------------------------------|-----|--------------------------------------|-----|-------------------------------------|-----|--------------|-----------------------------------|------|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | Doto roto | For PW, RGY, BQA package | | 40 | | 40 | | 40 | | 40 | Mbps | | | | Data rate | For RUT package | | 37 | | 37 | | 40 | | 40 | Mbps | | t <sub>w</sub> | Pulse duration | Data inputs, For PW, RGY, BQA package | 25 | | 25 | | 25 | | 25 | | ns | | | | Data inputs, For RUT package | 27 | | 27 | | 25 | | 25 | | ns | ### 5.8 Timing Requirements: V<sub>CCA</sub> = 1.8 V ± 0.15 V over recommended operating free-air temperature range, V<sub>CCA</sub> = 1.8 V ± 0.15 V (unless otherwise noted) | | | | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | | V <sub>CCB</sub> = 3.3 V<br>± 0.3 V | | V <sub>CCB</sub> = 5 V<br>± 0.5 V | | UNIT | |----------------|----------------|---------------------------------------|--------------------------------------|-----|-------------------------------------|-----|-------------------------------------|-----|-----------------------------------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | Data rate | For PW, RGY, BQA package | | 55 | | 55 | | 55 | | 55 | Mbps | | | Data Tate | For RUT package | | 37 | | 37 | | 55 | | 55 | Mbps | | t <sub>w</sub> | Pulse duration | Data inputs, For PW, RGY, BQA package | 18 | | 18 | | 18 | | 18 | | ns | | | | Data inputs, For RUT package | 27 | | 27 | | 18 | | 18 | | ns | ### 5.9 Timing Requirements: V<sub>CCA</sub> = 2.5 V ± 0.2 V over recommended operating free-air temperature range, V<sub>CCA</sub> = 2.5 V ± 0.2 V (unless otherwise noted) | | | | V <sub>CCB</sub> = 2<br>± 0.2 | | V <sub>CCB</sub> = 3<br>± 0.3 | | V <sub>CCB</sub> = ± 0.5 | | UNIT | |--------------------------|----------------|---------------------------------------|-------------------------------|-----|-------------------------------|-----|--------------------------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | For PW, RGY, BQA package | | | | 75 | | 80 | | 100 | Mbps | | | Data Tate | For RUT package | | 65 | | 80 | | 85 | Mbps | | | Pulse duration | Data inputs, For PW, RGY, BQA package | 13 | | 12 | | 10 | | ns | | L <sub>W</sub> | ruise duration | Data inputs, For RUT package | 15 | | 12 | | 11 | | ns | ## 5.10 Timing Requirements: $V_{CCA}$ = 3.3 V ± 0.3 V over recommended operating free-air temperature range, V<sub>CCA</sub> = 3.3 V ± 0.3 V (unless otherwise noted) | | | | V <sub>CCB</sub> = 3<br>± 0.3 | | V <sub>CCB</sub> = 9<br>± 0.5 V | | UNIT | |----------------|----------------|---------------------------------------|-------------------------------|-----|---------------------------------|-----|------| | | | | MIN | MAX | MIN | MAX | | | | Data rate | For PW, RGY, BQA package | | 100 | | 100 | Mbps | | | Data rate | For RUT package | | 90 | | 90 | Mbps | | 4 | Dulas duration | Data inputs, For PW, RGY, BQA package | 10 | | 10 | | ns | | ι <sub>w</sub> | Pulse duration | Data inputs, For RUT package | 11 | | 11 | | ns | ## 5.11 Switching Characteristics: V<sub>CCA</sub> = 1.2 V $T_A = 25^{\circ}C, V_{CCA} = 1.2 \text{ V}$ | PARAMETER | FROM | то | V <sub>CCB</sub> = 1.8 V | V <sub>CCB</sub> = 2.5 V | V <sub>CCB</sub> = 3.3 V | V <sub>CCB</sub> = 5 V | UNIT | |-----------------------------------|---------------|----------------|--------------------------|--------------------------|--------------------------|------------------------|------| | PARAMETER | (INPUT) | (OUTPUT) | TYP | TYP | TYP | TYP | ONIT | | | Α | В | 6.9 | 5.7 | 5.3 | 5.5 | | | t <sub>pd</sub> | В | A | 7.4 | 6.4 | 6 | 5.8 | ns | | + | OE | A | 1 | 1 | 1 | 1 | | | t <sub>en</sub> | OL | В | 1 | 1 | 1 | 1 | μs | | | OE | A | 320 | 320 | 320 | 330 | 20 | | t <sub>dis</sub> | OE | В | 150 | 110 | 150 | 110 | ns | | t <sub>rA</sub> , t <sub>fA</sub> | A-port rise a | ind fall times | 4.2 | 4.2 | 4.2 | 4.2 | ns | | t <sub>rB</sub> , t <sub>fB</sub> | B-port rise a | ind fall times | 2.1 | 1.5 | 1.2 | 1.1 | ns | ### 5.12 Switching Characteristics: $V_{CCA} = 1.5 V \pm 0.1 V$ over recommended operating free-air temperature range, V<sub>CCA</sub> = 1.5 V ± 0.1 V (unless otherwise noted) | PARAMETER | PARAMETER FROM (INPUT) | | V <sub>CCB</sub> = ± 0.1 | | V <sub>CCB</sub> = ± 0.2 | | | V <sub>CCB</sub> = 3.3 V<br>± 0.3 V | | 5 V<br>V | UNIT | |-----------------------------------|------------------------|---------------|--------------------------|------|--------------------------|------|-----|-------------------------------------|-----|----------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | • | Α | В | | 15.9 | | 13.1 | | 13 | | 12.9 | ns | | t <sub>pd</sub> | В | Α | | 17.2 | | 15 | | 14.7 | | 16.7 | 115 | | • | OE | Α | | 1 | | 1 | | 1 | | 1 | | | t <sub>en</sub> | OE | В | | 1 | | 1 | | 1 | | 1 | μs | | • | OE | Α | | 340 | | 280 | | 280 | | 300 | | | t <sub>dis</sub> | OE | В | | 220 | | 220 | | 220 | | 220 | ns | | t <sub>rA</sub> , t <sub>fA</sub> | A-port rise a | nd fall times | | 7.1 | | 7.1 | | 7.1 | | 7.1 | ns | | $t_{rB}, t_{fB}$ | B-port rise a | nd fall times | | 6.5 | | 5.2 | | 4.8 | | 4.7 | ns | ### 5.13 Switching Characteristics: V<sub>CCA</sub> = 1.8 V ± 0.15 V over recommended operating free-air temperature range, $V_{CCA}$ = 1.8 V $\pm$ 0.15 V (unless otherwise noted) | PARAMETER | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>CCB</sub> = ± 0.1 | | V <sub>CCB</sub> = ± 0.2 | | V <sub>CCB</sub> = ± 0.3 | | V <sub>CCB</sub> = ± 0.5 | | UNIT | | |------------------|-----------------|----------------|--------------------------|-----|--------------------------|------|--------------------------|------|--------------------------|------|------|--| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | + | Α | В | | 14 | | 10.7 | | 9.8 | | 9.5 | ns | | | <sup>L</sup> pd | В | Α | | 15 | | 11.4 | | 10.6 | | 10.1 | 115 | | | + | OE | A | | 1 | | 1 | | 1 | | 1 | | | | <sup>L</sup> en | OE | В | | 1 | | 1 | | 1 | | 1 | μs | | | + | OE | Α | | 280 | | 250 | | 250 | | 250 | no | | | t <sub>dis</sub> | OE | В | | 220 | | 220 | | 220 | | 220 | ns | | | $t_{rA}, t_{fA}$ | A-port rise a | ind fall times | | 6.2 | | 6.1 | | 6.1 | | 6.1 | ns | | | $t_{rB}, t_{fB}$ | B-port rise a | ind fall times | | 5.8 | | 5.2 | | 4.8 | | 4.7 | ns | | ## 5.14 Switching Characteristics: $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}$ over recommended operating free-air temperature range, V<sub>CCA</sub> = 2.5 V ± 0.2 V (unless otherwise noted) | PARAMETER | FROM | TO<br>(OUTPUT) | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | | V <sub>CCB</sub> = 3<br>± 0.3 | | V <sub>CCB</sub> = 5 V<br>± 0.5 V | | UNIT | | |-----------------------------------|---------------|----------------|-------------------------------------|-----|-------------------------------|-----|-----------------------------------|-----|------|--| | | (INPUT) | (001701) | MIN | MAX | MIN | MAX | MIN | MAX | | | | | A | В | | 9.3 | | 8.2 | | 7.7 | no | | | t <sub>pd</sub> | В | Α | | 9.6 | | 8.1 | | 7.4 | ns | | | • | OE | Α | | 1 | - | 1 | | 1 | | | | t <sub>en</sub> | OE | В | | 1 | 1 | | | | μs | | | + | OE | A | | 220 | | 220 | | 220 | no | | | t <sub>dis</sub> | OE | В | | 220 | | 220 | | 220 | ns | | | t <sub>rA</sub> , t <sub>fA</sub> | A-port rise a | nd fall times | | 5 | | 5 | | 5 | ns | | | t <sub>rB</sub> , t <sub>fB</sub> | B-port rise a | nd fall times | | 4.6 | - | 4.8 | | 4.7 | ns | | ### 5.15 Switching Characteristics: $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ over recommended operating free-air temperature range, V<sub>CCA</sub> = 3.3 V ± 0.3 V (unless otherwise noted) | PARAMETER | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>CCB</sub> = 3.3<br>± 0.3 V | 3 V | V <sub>CCB</sub> = ± 0.5 | | UNIT | |-----------------------------------|-----------------|---------------|-----------------------------------|-----|--------------------------|-----|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | 4 | A | В | | 7.7 | | 7 | | | t <sub>pd</sub> | В | A | | 7.9 | | 6.8 | ns | | + | OE | A | | 1 | | 1 | | | <sup>t</sup> en | OE | В | | 1 | | | μs | | 4 | OF | A | | 280 | | 280 | 200 | | t <sub>dis</sub> | OE | В | | 220 | | 220 | ns | | t <sub>rA</sub> , t <sub>fA</sub> | A-port rise a | nd fall times | | 4.5 | | 4.5 | ns | | t <sub>rB</sub> , t <sub>fB</sub> | B-port rise a | nd fall times | | 4.1 | | 4.7 | ns | ### **5.16 Operating Characteristics** $T_{\Lambda} = 25^{\circ}C^{(1)}$ | | | | | | | V <sub>CCA</sub> | | | | | | |------------------|-----------------------------|---------------------------------|------------------|-----------|-------|------------------|-------|-------|--------------------|------|--| | | | | 1.2 V | 1.2 V | 1.5 V | 1.8 V | 2.5 V | 2.5 V | 3.3 V | | | | PARAMETER | | | V <sub>CCB</sub> | | | | | | | | | | | | TEST CONDITIONS | 5 V | 5 V 1.8 V | | 1.8 V | 2.5 V | 5 V | 3.3 V<br>to<br>5 V | UNIT | | | | | | TYP | | | C | A-port input, B-port output | C <sub>L</sub> = 0, f = 10 MHz, | 7.8 | 10 | 9 | 8 | 8 | 8 | 9 | | | | C <sub>pdA</sub> | B-port input, A-port output | $t_r = t_f = 1 \text{ ns},$ | 12 | 11 | 11 | 11 | 11 | 11 | 11 | pF | | | C | A-port input, B-port output | OE = V <sub>CCA</sub> | 38.1 | 28 | 28 | 28 | 29 | 29 | 29 | Pi | | | C <sub>pdB</sub> | B-port input, A-port output | (outputs enabled) | 25.4 | 19 | 18 | 18 | 19 | 21 | 22 | | | | C | A-port input, B-port output | $C_1 = 0, f = 10 \text{ MHz},$ | 0.01 | 0.01 | 0.01 | 0.01 | 0.01 | 0.01 | 0.01 | | | | C <sub>pdA</sub> | B-port input, A-port output | $t_r = t_f = 1 \text{ ns},$ | 0.01 | 0.01 | 0.01 | 0.01 | 0.01 | 0.01 | 0.01 | pF | | | C | A-port input, B-port output | OE = GND<br>(outputs disabled) | 0.01 | 0.01 | 0.01 | 0.01 | 0.01 | 0.01 | 0.03 | рг | | | C <sub>pdB</sub> | B-port input, A-port output | (outputs disabled) | 0.01 | 0.01 | 0.01 | 0.01 | 0.01 | 0.01 | 0.04 | | | <sup>(1)</sup> Cpd parameter is the capacitance used to determine the no-load dynamic power dissipation per logic function for CMOS devices as per the formula: $P_D = C_{pd} (V_{CC})^2 + I_{CC} V_{CC}$ . For more details about the use of $C_{pd}$ to calculate power dissipation, refer to SCAA035. ### **5.17 Typical Characteristics** Figure 5-3. Capacitance for B port I/O pins ( $C_{iO}$ ) vs Power Supply ( $V_{CCB}$ ) for $V_{CCA}$ = 3.3 V (RUT package) Copyright © 2024 Texas Instruments Incorporated 50 $k\Omega$ **TEST** $t_{\text{PZL}}/t_{\text{PLZ}}$ t<sub>PHZ</sub>/t<sub>PZH</sub> $\textbf{2} \times \textbf{V}_{\textbf{CCO}}$ Open S1 $\textbf{2} \times \textbf{V}_{\textbf{CCO}}$ Open ### **6 Parameter Measurement Information** LOAD CIRCUIT FOR MAX DATA RATE, PULSE DURATION PROPAGATION DELAY OUTPUT RISE AND FALL TIME MEASUREMENT VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES - A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \ \Omega$ , $dv/dt \geq 1 \ V/ns$ . TIME MEASUREMENT - C. The outputs are measured one at a time, with one transition per measurement. - D. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - E. $V_{CCI}$ is the $V_{CC}$ associated with the input port. - F. $V_{CCO}$ is the $V_{CC}$ associated with the output port. - G. All parameters and waveforms are not applicable to all devices. Figure 6-1. Load Circuits and Voltage Waveforms ### 7 Detailed Description #### 7.1 Overview The TXB0104 device is a 4-bit, bi-directional voltage-level translator specifically designed for translating logic voltage levels. The A port is able to accept I/O voltages ranging from 1.2 V to 3.6 V, while the B port can accept I/O voltages from 1.65 V to 5.5 V. The device is a buffered architecture with edge-rate accelerators (one-shots) to improve the overall data rate. This device can only translate push-pull CMOS logic outputs. If for open-drain signal translation, please refer to TI's TXS010X products. ### 7.2 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 Architecture The TXB0104 architecture (see Section 7.2) does not require a direction-control signal to control the direction of data flow from A to B or from B to A. In a DC state, the output drivers of the TXB0104 can maintain a high or low, but are designed to be weak, so that they can be overdriven by an external driver when data on the bus starts flowing the opposite direction. The output one-shots detect rising or falling edges on the A or B ports. During a rising edge, the one-shot turns on the PMOS transistors (T1, T3) for a short duration, which speeds up the low-to-high transition. Similarly, during a falling edge, the one-shot turns on the NMOS transistors (T2, T4) for a short duration which speeds up the high-to-low transition. The typical output impedance during output transition is 70 $\Omega$ at $V_{CCO}$ = 1.2 V to 1.8 V, 50 $\Omega$ at $V_{CCO}$ = 1.8 V to 3.3 V, and 40 $\Omega$ at $V_{CCO}$ = 3.3 V to 5 V. Figure 7-1. Architecture of TXB0104 I/O Cell #### 7.3.2 Input Driver Requirements Typical $I_{IN}$ vs $V_{IN}$ characteristics of the TXB0104 are shown in Figure 7-2. For proper operation, the device driving the data I/Os of the TXB0104 must have drive strength of at least ±2 mA. Figure 7-2. Typical I<sub>IN</sub> vs V<sub>IN</sub> Curve #### 7.3.3 Output Load Considerations TI recommends careful PCB layout practices with short PCB trace lengths to avoid excessive capacitive loading and to ensure that proper one shot (O.S.) triggering takes place. PCB signal trace-lengths should be kept short enough such that the round trip delay of any reflection is less than the one-shot duration. This improves signal integrity by ensuring that any reflection sees a low impedance at the driver. The O.S. circuits have been designed to stay on for approximately 10 ns. The maximum capacitance of the lumped load that can be driven also depends directly on the one-shot duration. With very heavy capacitive loads, the one-shot can time-out before the signal is driven fully to the positive rail. The O.S. duration has been set to best optimize trade-offs between dynamic I<sub>CC</sub>, load driving capability, and maximum bit-rate considerations. Both PCB trace length and connectors add to the capacitance that the TXB0104 output sees, so it is recommended that this lumped-load capacitance be considered to avoid O.S. retriggering, bus contention, output signal oscillations, or other adverse system-level affects. #### 7.3.4 Enable and Disable The TXB0104 has an OE input that is used to disable the device by setting OE = low, which places all I/Os in the high-impedance (Hi-Z) state. The disable time $(t_{dis})$ indicates the delay between when OE goes low and when the outputs actually get disabled (Hi-Z). The enable time $(t_{en})$ indicates the amount of time the user must allow for the one-shot circuitry to become operational after OE is taken high. #### 7.3.5 Pullup or Pulldown Resistors on I/O Lines The TXB0104 is designed to drive capacitive loads of up to 70 pF. The output drivers of the TXB0104 have low DC drive strength. If pullup or pulldown resistors are connected externally to the data I/Os, their values must be kept higher than 50 k $\Omega$ to ensure that they do not contend with the output drivers of the TXB0104. For the same reason, the TXB0104 should not be used in applications such as I<sup>2</sup>C or 1-Wire where an open-drain driver is connected on the bidirectional data I/O. For these applications, use a device from the TI TXS01xx series of level translators. #### 7.4 Device Functional Modes The TXB0104 device has two functional modes, enabled and disabled. To disable the device, set the OE input to low, which places all I/Os in a high impedance state. Setting the OE input to high will enable the device. ### 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The TXB0104 can be used in level-translation applications for interfacing devices or systems operating at different interface voltages with one another. It can only translate push-pull CMOS logic outputs. If for opendrain signal translation, please refer to TI TXS010X products. Any external pulldown or pullup resistors are recommended larger than $50~k\Omega$ . ### 8.2 Typical Application Figure 8-1. Typical Application Schematic #### 8.2.1 Design Requirements For this design example, use the parameters listed in Table 8-1. And make sure the V<sub>CCA</sub> ≤V<sub>CCB</sub>. Table 8-1. Design Parameters | DESIGN PARAMETERS | EXAMPLE VALUE | |----------------------|-----------------| | Input voltage range | 1.2 V to 3.6 V | | Output voltage range | 1.65 V to 5.5 V | #### 8.2.2 Detailed Design Procedure To begin the design process, determine the following: - · Input voltage range - Use the supply voltage of the device that is driving the TXB0104 device to determine the input voltage range. For a valid logic high the value must exceed the $V_{IH}$ of the input port. For a valid logic low the value must be less than the $V_{IL}$ of the input port. - · Output voltage range - Use the supply voltage of the device that the TXB0104 device is driving to determine the output voltage range. - It is not recommended to have the external pullup or pulldown resistors. If mandatory, it is recommended the value should be larger than $50~k\Omega$ . ullet An external pulldown or pullup resistor decreases the output $V_{OH}$ and $V_{OL}$ . Use the below equations to draft estimate the V<sub>OH</sub> and V<sub>OL</sub> as a result of an external pulldown and pullup resistor. $$V_{OH} = V_{CCx} \times R_{PD} / (R_{PD} + 4.5 \text{ k}\Omega)$$ (1) $$V_{OL} = V_{CCx} \times 4.5 \text{ k}\Omega / (R_{PU} + 4.5 \text{ k}\Omega)$$ (2) #### where - $V_{\text{CCx}}$ is the output port supply voltage on either $V_{\text{CCA}}$ or $V_{\text{CCB}}$ - $R_{\text{PD}}$ is the value of the external pull down resistor - R<sub>PIJ</sub> is the value of the external pull up resistor - 4.5 k $\Omega$ is the counting the variation of the serial resistor 4 k $\Omega$ in the I/O line #### 8.2.3 Application Curve Figure 8-2. Example of Level Translation of a 2.5-MHz 1.8 V Signal (Green) to a 3.3 V Signal (Pink) ### 9 Power Supply Recommendations During operation, ensure that $V_{CCA} \le V_{CCB}$ at all times. During power-up sequencing, $V_{CCA} \ge V_{CCB}$ does not damage the device, so any power supply can be ramped up first. The TXB0104 has circuitry that disables all output ports when either $V_{CC}$ is switched off ( $V_{CCA/B} = 0$ V). The output-enable (OE) input circuit is designed so that it is supplied by $V_{CCA}$ and when the (OE) input is low, all outputs are placed in the high-impedance state. To ensure the high-impedance state of the outputs during power up or power down, the OE input pin must be tied to GND through a pulldown resistor and must not be enabled until $V_{CCA}$ and $V_{CCB}$ are fully ramped and stable. The minimum value of the pulldown resistor to ground is determined by the current-sourcing capability of the driver. ### 10 Layout ### 10.1 Layout Guidelines To ensure reliability of the device, following common printed-circuit board layout guidelines are recommended: - Bypass capacitors should be used on power supplies. And should be placed as close as possible to the VCCA, VCCB pin, and GND pin - Short trace-lengths should be used to avoid excessive loading. - PCB signal trace-lengths must be kept short enough so that the round-trip delay of any reflection is less than the one-shot duration, approximately 10 ns, ensuring that any reflection encounters low impedance at the source driver. ### 10.2 Layout Example Figure 10-1. Layout Example Schematic ### 11 Device and Documentation Support ### 11.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.3 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 11.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 11.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 12 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | hanges from Revision B (June 2023) to Revision C (November 2024) | Page | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | Added WQFN (14) package and body size | 1 | | | | | Updated middle figure title to "BQA/RGY Package" | 3 | | Added BQA column to Thermal Information table | 5 | | hanges from Revision A (October 2014) to Revision B (June 2023) | Page | | | | | Updated the numbering format for tables, figures, and cross-references throught the document | 1 | | Updated the numbering format for tables, figures, and cross-references throught the document hanges from Revision * (June 2008) to Revision A (October 2014) | 1 | | | Added WQFN (14) package and body size | ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 25-Oct-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TXB0104QPWRQ1 | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | YE04Q1 | Samples | | TXB0104QRGYRQ1 | ACTIVE | VQFN | RGY | 14 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | YE04Q1 | Samples | | TXB0104QRUTRQ1 | ACTIVE | UQFN | RUT | 12 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | SIG | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. ## **PACKAGE OPTION ADDENDUM** www.ti.com 25-Oct-2024 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TXB0104-Q1: Catalog: TXB0104 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product www.ti.com 25-Oct-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TXB0104QPWRQ1 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TXB0104QRGYRQ1 | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | TXB0104QRUTRQ1 | UQFN | RUT | 12 | 3000 | 180.0 | 8.4 | 1.95 | 2.3 | 0.75 | 4.0 | 8.0 | Q1 | www.ti.com 25-Oct-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TXB0104QPWRQ1 | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | TXB0104QRGYRQ1 | VQFN | RGY | 14 | 3000 | 356.0 | 356.0 | 35.0 | | TXB0104QRUTRQ1 | UQFN | RUT | 12 | 3000 | 202.0 | 201.0 | 28.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. ## RGY (S-PVQFN-N14) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-2/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (S-PVQFN-N14) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated