### Design Guide: TIDA-050020 PMBus<sup>™</sup> voltage regulator reference design for Xilinx<sup>®</sup> Ultrascale+<sup>™</sup> FPGAs

# Texas Instruments

#### Description

This reference design uses the TPS53681 multiphase controller and CSD95490Q5MC smart power stages to implement a high-performance design to power the 0.85-V, 200-A, VCCINT rail of a Xilinx<sup>™</sup> Viretex Ultrascale+ FPGA. The secondary output of the controller can be used to power an auxilliary rail of the FPGA. The smart power stages and integrated PMBus<sup>™</sup> allow for easy output voltage setting and telemetry of key design parameters. The design enables configuration, VID adjustment, and compensation adjustment of the power supply, while providing monitoring of input and output voltage, current, power, and temperature. TI's Fusion Digital Power<sup>™</sup> Designer is used for programming, monitoring, validation, and characterization of the system.

#### Resources

| TIDA-050020                      | Design Folder  |
|----------------------------------|----------------|
| TPS53681                         | Product Folder |
| CSD95490Q5MC                     | Product Folder |
| Fusion Digital Power<br>Designer | Tool Folder    |
| TPS53681EVM-002                  | Tool Folder    |







1

An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.

#### Features

- Six-phase design targets high-power main FPGA core rail
- D-CAP+ modulator for superior current-sharing capabilities and transient response
- PMBus compatibility for output voltage setting and telemetry for V<sub>IN</sub>, V<sub>OUT</sub>, I<sub>OUT</sub>, and temperature
- Dual rail temperature monitoring for independent tracking of thermal performance
- Full compensation tuning through PMBus
- Peak efficiency of 92% for VCCINT rail at V<sub>OUT</sub> = 0.85-V (nom)

#### Applications

- Hardware Accelerator Cards
- Data Center Switches
- Campus and Branch Switches

奋



#### 1 System Description

This is a power-dense, high-performance design targeted at powering Xilinx Ultrascale+ FPGAs commonly found in demanding datcenter switches and hardware accelerator card applications. These processors require excellent thermal performance, efficiency, and a fast transient response from their voltage regulators while also requiring on-the-fly optimization through PMBus. This design meets all the criteria with a simple thermal solution and minimal number of output capacitors despite an extremely tight regulation window thanks to the performance of TI's D-CAP+ modulator. The dual-output multiphase controller and TI's proprietary smart power stages allow for an integrated design, which, when compared to more traditional discrete designs, eliminates a number of passive components and reduces the printed-circuit board (PCB) layout area.

#### 1.1 Key System Specifications

| PARAMETER              | SPECIFICATIONS                   |
|------------------------|----------------------------------|
| Input supply           | 12 V, ±5%                        |
| AC+DC tolerance        | ±2%                              |
| Output voltage         | 0.72 V, 0.85 V (nominal), 0.90 V |
| Maximim output current | 200 A                            |
| DC load line           | n/a                              |
| Maximim load step      | 100 A at 100 A/µs                |
| Switching frequency    | 500 kHz                          |
| Number of phases       | 6                                |
| C <sub>OUT, Bulk</sub> | 17 x 470 μF, 2V, 3mΩ             |
| C <sub>OUT, MLCC</sub> | 30 x 100 µF, 4V, X5R, 1206       |

#### Table 1. Key System Specifications

2



### 2 System Overview

#### 2.1 Block Diagram



Figure 1. TIDA-050020 Block Diagram

#### 2.2 Highlighted Products

# 2.2.1 TPS53681 - Dual-Channel (6-Phase + 2-Phase) or (5-Phase + 3-Phase) D-CAP+<sup>™</sup> Step-Down Multiphase Controller with NVM and PMBus<sup>™</sup>

- · Easily configurable for a wide range of dual-output voltage scenarios
- Programmable loop compensation through PMBus
- Configurable with non-volatile memory (NVM) for low external component counts
- Dynamic phase shedding with programmable current threshold for optimizing efficiency at light and heavy loads
- PMBus system interface for telemetry of voltage, current, power, temperature, and fault conditions
- Dual-rail temperature monitoring
- 5-mm × 5-mm, 40-pin, QFN PowerPad<sup>™</sup> package

#### 2.2.2 CSD95490Q5MC - 75-A Synchronous Buck NexFET<sup>™</sup> Power Stage With DualCool<sup>™</sup> Packaging

- 75-A continuous current capability
- 95% system efficiency at 25 A
- Up to 1.25-MHz switching frequencies supported
- Temperature-compensated bidirectional current sense signal
- · Analog temperature output and fault monitoring
- High-density, low-inductance, SON 5-mm × 6-mm package

#### 2.3 System Design Theory

The D-CAP+ modulator of the TPS53681 controller is integral to the high-performance of this reference design. This modulator allows the control loop to remain stable over a wide range of operating conditions as its transfer function is insensitive to variations in input voltage, load current, and phase number. A phase margin of 81.6° was measured for the  $V_{CCINT}$  rail with a crossover frequency of 99.5 kHz. Placing the unity gain frequency higher than 1/10 the switching frequency allows for a faster transient response. This faster transient response allows  $V_{OUT}$  to remain within its regulation limits during large load steps, such as the 100-A step specified by Xilinx. The output maintains stability even as the load current duty cycle and frequency vary. A faster transient response directly reduces the number of output capacitors required as compared to older regulation topologies such as peak current mode and voltage mode control.



System Overview

www.ti.com

Loop compensation can be adjusted easily using the PMBus interface through TI's Fusion Graphical User Interface (GUI). The GUI allows the user to tune the design for a wide range of output filters, including using all ceramic output capacitors, in case the design requirements change. At high load currents, the D-CAP+ modulator can maintain an even balance of all phase currents to avoid thermally stressing or damaging either the field-effect transistors (FETs), inductors, or FPGA while maintaining tight output voltage regulation.

The CSD95490Q5MC smart power stage features an optimized driver-FET solution in a thermally-efficient package which provides high efficiency up to 75 A of DC load current. The design process for the thermal solution becomes much simpler than using less efficient power stages or discrete FETs. The lower switching and conduction losses lead to higher efficiency and thus excellent thermal performance. The excellent thermal performance allows for smaller heat sink requirements and less airflow to be implemented in the final system design. Integrated temperature and fault monitoring from the power stage to the TPS53681 controller allows for operational telemetry, debug, validation, and configuration of the design through PMBus. On-chip, temperature compensated, bidirectional current sensing offers increased accuracy over operational corners compared to older, potentially uncompensated, DCR sense methods.

The regulator layout and output capacitor selection for this design received special consideration. Common bulk capacitors with 6 m $\Omega$  or 9 m $\Omega$  ESR values do not meet the tight regulation tolerances for this design during transient events. Instead 3-m $\Omega$  capacitors ensure a low-output impedance and specification compliance while maintaining a resonable component count..

These bulk capacitors, along with additional ceramic capacitors, are placed as close as possible (within 2 to 3 inches) to the load to maintain minimal board impedance and optimal performance. This layout also includes wide output and ground planes on multiple PCB layers to help minimize board parasitics. With no DC load line and a  $\pm 2\%$  tolerance on V<sub>OUT</sub> every millivolt matters. Proper layout and component selection becomes even more of a priority for these types of high-performance designs.

4



#### 3 Hardware, Software, and Test Results

#### 3.1 Required Hardware and Software

#### 3.1.1 Hardware

The hardware requirements for this design are the same as those listed in the TPS53681 EVM User Guide on page 12.

#### 3.1.2 Software

This design uses TI's Digital Fusion Power Designer software.

#### 3.2 Testing and Results

#### 3.2.1 Test Setup

The setup for testing this design follows the guidelines set forth in the TPS53681 EVM User Guide.

#### 3.2.2 Test Results

#### 3.2.2.1 Efficiency and Power Loss

Efficiency and loss curves were measured, with inductor and 5-V loss included, for the nominal, minimim, and maximiu output votlages. Due to dropout limitations with the electronic load, 200-A could not be achieved at output voltages of 0.72 V and 0.85V, so the results show only up to the maximum load that was sustained at each voltage.



| OUTPUT VOLTAGE (V) | PEAK EFFICIENCY AND POWER LOSS | MAXIMUM CURRENT EFFICIENCY AND<br>POWER LOSS |
|--------------------|--------------------------------|----------------------------------------------|
| 0.72               | 91.1%, 1.1 W @ 15 A            | 89.3%, 15.3W @ 175A                          |
| 0.85               | 91.9%, 1.1 W @15 A             | 90.2%, 18.0W @ 193A                          |
| 0.92               | 92.3%, 7.6 W @ 100 A           | 90.6%, 18.8W @ 200A                          |

#### 3.2.2.2 Steady-State Regulation and DC Accuracy

The output voltage was tested for steady-state stability across the entire load range without recording any failures or anomalies. DC ripple remained within the design targets and the measured switching frequency was within the data sheet limits.



#### Hardware, Software, and Test Results www.ti.com Tek Stop Tek Stop 5.00 \ 4.00 u 5.00 \ 4.00 u O 1) / 3.70 V T III→▼0 **∏→√**0 0000 s 10k point 10k points 3.90 V 6 Apr 2018 09:33:41 6 Apr 2018 09:32:38 521.0kHz 507.0k 21.16k 601.5k 22.57k 463.4k 549.4k 506.0kHz 508.2k 456.7k equency quency $I_{LOAD} = 100 \text{ A}$ $I_{LOAD} = 200 \text{ A}$ Figure 4. Steady State Figure 5. Steady State

#### Table 2. DC Ripple and Switching Frequency

| VCCINT RAIL OUTPUT | OUTPUT         | OUTPUT RIPPLE | SWITCHING FREG | UENCY (f <sub>sw</sub> ) (kHz) |
|--------------------|----------------|---------------|----------------|--------------------------------|
| VOLTAGE(V)         | CURRENT<br>(A) | (mVpp)        | PHASE 1        | PHASE 6                        |
| 0.85               | 100            | 3.49          | 507            | 513                            |
| 0.65               | 200            | 3.66          | 508            | 521                            |



Nominal, minimum, and maximum, the DC accuracy remained within ±0.05% of the desired voltage across the entire load range.

#### Figure 6. VCCINT DC Accuracy

#### 3.2.2.3 Switch Node Ringing

6

Switch node ringing of this design was checked to ensure long term robustness. Ringing above or below the CSD95490Q5MC datasheet limits could damage the power MOSFETs inside the power stage over time. Eventually, performance would decline and complete failure is possible.





Over the full load range, the ringing on the rising and falling edge of the switch nodes was observed to be within the Absolute Maximum Ratings of the power stage datasheet without the use of a boot resistor or snubber on each phase. Only a small 0402 sized 4700 pF input decoupling capacitor was placed close to the  $V_{\rm IN}$  pins of each power stage to help reduce ringing. However, switch node ringing is highly dependent on PCB layout and so placeholders for boot resistors and snubbers are recommended for every design in case differences between the end application board and the board used for these measurements increases ringing.

| LOAD CURRENT (A)          | HIGH-SIDE RINGING (V) | LOW-SIDE RINGING (V) |
|---------------------------|-----------------------|----------------------|
| 0                         | 14.0                  | -1.0                 |
| 100                       | 17.2                  | -1.2                 |
| 200                       | 17.6                  | -2.2                 |
| CSD95490Q5MC 10-ns limits | 23.0                  | -7.0                 |

#### 3.2.2.4 Transient Response

A load transient circuit placed on the board close to the output of the VCCINT rail was used to generate the 100-A step at the slew rate of  $100A/\mu s$ . The single-step response showed little to no undershoot and the overshoot was less than the allowable 17 mV.





#### The output voltage remained stable as the load duty cycle sweeps from 5% to 80%. Minimal undershoot was measured and the overshoot was less than 17 mV. While the transient circuit was able to hit the quick slew rate, it could not handle load frequencies above 150 kHz and so a beat frequency check at 500 kHz could not be performed. However, Figure 13 shows no instabilities as the frequency of the load step rises to 150 kHz.

#### Hardware, Software, and Test Results

8





Identical results occur when as 100 A to 200 A load step is applied to the regulator output. The peak-to-peak excursions, overshoot, and undershoot all remain within the allowable  $\pm 2\%$  window.



PMBus<sup>™</sup> voltage regulator reference design for Xilinx<sup>®</sup> Ultrascale+<sup>™</sup> FPGAs



#### 3.2.2.5 Additional Small Signal Stability Testing

Because high frequency transients can not be generated for this design, a network analyzer is used generate a Bode plot of the loop transfer function and confirm the stability of the regulator. Figure 18 shows a unity gain frequency of 99.5 kHz with a phase margin of 81.6°, indicating good stability with plenty of margin.



Figure 18. VCCINT Bode Plot at 100 A



#### 3.2.2.6 Thermal Performance

The thermal performance of the VCCINT rail is tested for 50 A, 100 A, 150 A, and 200 A loads at the nominal output voltage. The ambient temperature is 22°C for each test case and the design was allowed to soak for 5 minutes under load to reach thermal equilibrium. Airflow across the boards is 200 LFM.



#### 3.2.2.7 Output Voltage Probing Techniques

Due to the tight output voltage tolerances associated with this application, standard passive and differential probes do not suffice when validating the design. Instead, solder a cut down coaxial cable from the oscilloscope BNC input directly across either an output capacitor near the feedback line sense point, or the feedback lines. (see Figure 23). This procedure yields a much clearer of the output voltage on the oscilloscope when measuring DC ripple and confirming transient response.





Figure 23. Proper BNC Cable Placement on  $V_{\mbox{out}}$ 

Copyright © 2019, Texas Instruments Incorporated



To show the impact that probe type can make, Figure 24 shows a direct connection with a BNC cable compared with passive and differential probes as a load transient is applied to the design.

Using a passive probe (blue trace) slows down the response when compared to the BNC probe by misrepresenting the overshoot upon load release. At the same time, the ringback after the load step is over exaggerated and there is more noise during the steady state portion of the waveform. With this waveform, a designer might incorrectly assume compensation is an issue and make changes that could hurt loop stablity while also undersizing the value of output capacitance ( $C_{OUT}$ ).

Probing the output voltage ( $V_{OUT}$ ) with a differential probe instead (magenta trace) shows significantly more noise than the BNC probe which falsely reports a peak-to-peak excursion that is 6.4 mV higher than the true value. Using this probing technique, significantly more output capacitance would be needed to keep  $V_{OUT}$  within the speficiation range, if it is even possible. The noise injection from the differential probe might simply be too high, making a passing result unobtainable given the tight tolerances required.



Figure 24. Probe Comparison Results

| Probe Method | Transient Peak-to-Peak Voltage Swing (±17mV Target) |
|--------------|-----------------------------------------------------|
| BNC          | 19.00mV                                             |
| Differential | 25.40mV                                             |
| Passive      | 18.17mV                                             |



Design Files

#### 4 Design Files

#### 4.1 Schematics

To download the schematics, see the design files at TIDA-050020.

#### 4.2 Bill of Materials

To download the bill of materials (BOM), see the design files at TIDA-050020.

#### 4.3 PCB Layout Recommendations

Follow all the layout instructions as specified in the respective data sheet for each part when laying out a design using the TPS53681 controller and CSD95490 smart power stage. Some other guidelines to consider include:

- Use an identical layout for all six phases on the core rail to ensure optimal current balancing and thermal performance between phases.
- Route noisy traces such as pulse-width modulation (PWM) and the PMBus lines on a separate layer than the sensitive analog sense lines such as VSP, VSN, CSP, VREF, and so forth.
- Use quality decoupling capacitors for both the input and output sides of the regulator to obtain the maximum performance possible with respect to DC ripple and transient response. Ceramic capacitors must be rated to at least 16 V for input decoupling and 2 V for output decoupling with a dielectric rating of X5R or better.
- Ensure that the V<sub>OUT</sub> and GND nodes are routed on multiple layers of copper and connected with enough vias to handle the current requirements for the best thermal performance. Following this guideline allows for a maximum amount of heat to flow out of the power stages and inductors into the board.
- Place output capacitors as close as possible to the load to ensure the least amount of board parasitics and optimal transient performance.

#### 4.3.1 Layout Prints

To download the layer plots, see the design files at TIDA-050020.

#### 4.4 Altium Project

To download the Altium Designer® project files, see the design files at TIDA-050020.

#### 4.5 Gerber Files

To download the Gerber files, see the design files at TIDA-050020.

#### 4.6 Assembly Drawings

To download the assembly drawings, see the design files at TIDA-050020.

#### 5 Software Files

To download the Fusion Digitial Power Designer Software, go to the product page on TI's website.

#### 6 Related Documentation

- 1. Texas Instruments, TPS53681 Dual-Channel (6-Phase + 2-Phase) or (5-Phase + 3-Phase) D-CAP+™ Step-Down Multiphase Controller with NVM and PMBus™ Datasheet
- 2. Texas Instruments, CSD95490Q5MC Synchronous Buck NexFET™ Smart Power Stage Datasheet
- 3. Texas Instruments, Using the TPS53681EVM-002, Dual Multiphase DC-DC Step-Down Analog Controller with PMBus™ Interface, User Guide

#### 6.1 Trademarks

E2E is a trademark of Texas Instruments.

Altium Designer is a registered trademark of Altium LLC or its affiliated companies. PMBus is a trademark of SMIT, Inc..

Ultrascale+, Ultra

All other trademarks are the property of their respective owners.

#### 6.2 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 7 About the Author

**Carmen Parisi** is a Senior Applications Engineer working in the Multiphase and Control Solutions (MCS) group at TI developing reference designs and application notes. He has seven years of experience in power electronics working on mobile, desktop, and server  $V_{CORE}$  applications; battery chargers; and system PMICs. Carmen earned a combined BS/MS degree in electrical engineering from the Rochester Institute of Technology.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated