<span id="page-0-0"></span>



# **8-Channel, 12-Bit, 40MSPS Analog-to-Digital Converter with Serial LVDS Interface**

#### **<sup>1</sup>FEATURES**

- **23**•**Maximum Sample Rate: 40MSPS**
- **12-Bit Resolution**
- •
- • **Total Power Dissipation: Internal Reference: 888mW External Reference: 822mW**
- •
- •**Simultaneous Sample-and-Hold**
- 
- •
- •**Serialized LVDS Outputs**
- •
- •**Option to Double LVDS Clock Output Currents**
- **Four Current Modes for LVDS**
- •**Pin- and Format-Compatible Family**
- •**TQFP-80 PowerPAD™ Package**

#### **APPLICATIONS**

- •**Portable Ultrasound Systems**
- •**Tape Drives**
- **Test Equipment**
- **Optical Networking**

# **DESCRIPTION**

The ADS5270 is <sup>a</sup> high-performance, 40MSPS, 8-channel analog-to-digital converter (ADC). Internal references are provided, simplifying system design requirements. Low power consumption allows for the highest of system integration densities. Serial LVDS (low-voltage differential signaling) outputs reduce the number of interface lines and package size.

**RELATED PRODUCTS**



An integrated phase lock loop (PLL) multiplies the incoming ADC sampling clock by <sup>a</sup> factor of 12. This high-frequency LVDS clock is used in the data serialization and transmission process. The word **No Missing Codes** output of each internal ADC is serialized and transmitted either MSB or LSB first. In addition to the eight data outputs, <sup>a</sup> bit clock and <sup>a</sup> word clock are also transmitted. The bit clock is at 6x the speed of the sampling clock, whereas the word clock is at the **CMOS Technology** same speed of the sampling clock.

The ADS5270 provides internal references, or can **70.5dB SNR at 10MHz IF** optionally be driven with external references. Best **3.3V Digital/Analog Supply Example 20 performance can be achieved through the internal** reference mode.

**Integrated Frame and Bit Patterns** The device is available in a TQFP-80 PowerPAD package and is specified over <sup>a</sup> –40°C to +85°C operating range.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



#### <span id="page-1-0"></span>SBAS293F-JANUARY 2004-REVISED JANUARY 2009 **www.ti.com**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ORDERING INFORMATION(1)**



(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at [www.ti.com](http://www-s.ti.com/sc/techlit/www.ti.com).

(2) Thermal pad size:  $4.69$ mm  $\times$   $4.69$ mm (min),  $6.20$ mm  $\times$   $6.20$ mm (max).

#### **ABSOLUTE MAXIMUM RATINGS(1)**



(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

(2) The dc voltage applied on the input pins should not go below –0.3V. Also, the dc voltage should be limited to the lower of either 3.3V or (AVDD <sup>+</sup> 0.3V). If the input can go higher than +3.3V, then <sup>a</sup> resistor greater than or equal to 25Ω should be added in series with each of the input pins. Also, the duty cycle of the overshoot beyond +3.3V should be limited. The overshoot duty cycle can be defined either as <sup>a</sup> percentage of the time of overshoot over <sup>a</sup> clock period, or over the entire device lifetime. For <sup>a</sup> peak voltage between +3.3V and +3.5V, <sup>a</sup> duty cycle up to 10% is acceptable. For <sup>a</sup> peak voltage between +3.5V and +3.7V, the overshoot duty cycle should not exceed 1%. Any overshoot beyond +3.7V should be restricted to less than 0.1% duty cycle, and never exceed +3.9V.

(3) It is recommended to use <sup>a</sup> series resistor of 1kΩ or greater if the digital input pins are tied to AVDD or LVDD supplies.

<span id="page-2-0"></span>

#### **RECOMMENDED OPERATING CONDITIONS**



(1) These voltages need to be set to 1.45V  $\pm$  50mV if they are derived independent of V<sub>CM</sub>.

 $(2)$  6 x ADCLK.



### <span id="page-3-0"></span>**ELECTRICAL CHARACTERISTICS**

 $T_{MIN} = -40^{\circ}$ C and  $T_{MAX} = +85^{\circ}$ C. Typical values are at  $T_A = +25^{\circ}$ C, clock frequency = maximum specified, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V, -1dBFS,  $I_{SET}$  = 56.2kΩ, internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.



(1) Offset error is the deviation of the average code from mid-code with –1dBFS sinusoid from ideal mid-code (2048). Offset error is expressed in terms of % of full-scale.

(2) Fixed attenuation in the channel arises due to <sup>a</sup> fixed attenuation in the sample-and-hold amplifier. When the differential voltage at the analog input pins are changed from  $-V_{REF}$  to  $+V_{REF}$ , the swing of the output code is expected to deviate from the full-scale code (4096LSB) by the extent of this fixed attenuation. NOTE:  $\rm{V_{REF}}$  is defined as (REF $_{\rm{T}}$  – REF $_{\rm{B}}$ ).

(3) The reference voltages are trimmed at production so that (VREF<sub>T</sub> – VREF<sub>B</sub>) is within ± 25mV of the ideal value of 1V. This specification does not include fixed attenuation.

(4) Supply current can be calculated from dividing the power dissipation by the supply voltage of 3.3V.

(5)  $V_{CM}$  provides the common-mode current for the inputs of all eight channels when the inputs are ac-coupled. The  $V_{CM}$  output current specified is the additional drive of the  $V_{CM}$  buffer if loaded externally.

(6) Average current drawn from the reference pins in the external reference mode.

<span id="page-4-0"></span>

#### **ELECTRICAL CHARACTERISTICS (continued)**

 ${\sf T}_{\sf MIN}$  = –40°C and  ${\sf T}_{\sf MAX}$  = +85°C. Typical values are at  ${\sf T_A}$  = +25°C, clock frequency = maximum specified, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V, –1dBFS, I $_{\rm SET}$  = 56.2kΩ, internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.



(7) A differential ON/OFF pulse is applied to the ADC input. The differential amplitude of the pulse in its ON (high) state is twice the full-scale range of the ADC, while the differential amplitude of the pulse in its OFF (low) state is zero. The overload recovery time of the ADC is measured as the time required by the ADC output code to settle within 1% of full-scale, as measured from its mid-code value when the pulse is switched from ON (high) to OFF (low).

#### **REFERENCE SELECTION**



<span id="page-5-0"></span>SBAS293F–JANUARY 2004–REVISED JANUARY 2009............................................................................................................................................... **www.ti.com**

# **AC CHARACTERISTICS**

 ${\sf T}_{\sf MIN}$  = –40°C and  ${\sf T}_{\sf MAX}$  = +85°C. Typical values are at  ${\sf T_A}$  = +25°C, clock frequency = maximum specified, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V, –1dBFS, I $_{\rm SET}$  = 56.2kΩ, internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.



<span id="page-6-0"></span>

### **LVDS DIGITAL DATA AND CLOCK OUTPUTS**

Test conditions at  $I_0 = 3.5$ mA, R<sub>LOAD</sub> = 100 $\Omega$ , and C<sub>LOAD</sub> = 6pF. I<sub>O</sub> refers to the current setting for the LVDS buffer. R<sub>LOAD</sub> is the differential load resistance between the LVDS pair. C<sub>LOAD</sub> is the effective single-ended load capacitance between each of the LVDS pins and ground. CLOAD includes the receiver input parasitics as well as the routing parasitics. Measurements are done with <sup>a</sup> 1-inch transmission line of 100Ω characteristic impedance between the device and the load. All LVDS specifications are characterized, but not parametrically tested at production. LCLKOUT refers to (LCLK<sub>P</sub> – LCLK<sub>N</sub>); ADCLKOUT refers to (ADCLK<sub>P</sub> – ADCLK<sub>N</sub>); DATA OUT refers to (OUT<sub>P</sub> – OUT<sub>N</sub>); and ADCLK refers to the input sampling clock.



(1) The dc specifications refer to the condition where the LVDS outputs are not switching, but are permanently at <sup>a</sup> valid logic level 0 or 1.

 $(2)$  V<sub>OS</sub> refers to the common-mode of OUT<sub>P</sub> and OUT<sub>N</sub>.

(3) Output capacitance inside the device, from either OUT<sub>P</sub> or OUT<sub>N</sub> to ground.

(4) Measured between zero crossings.

(5) DATA OUT (OUT<sub>P</sub> – OUT<sub>N</sub>) crossing zero to LCLKOUT (LCLK<sub>P</sub> – LCLK<sub>N</sub>) crossing zero.<br>(6) Data setup and hold time accounts for data-dependent skews, channel-to-channel misma

Data setup and hold time accounts for data-dependent skews, channel-to-channel mismatches, as well as effects of clock jitter within the device.

(7) LCLKOUT crossing zero to DATA OUT crossing zero.

(8) Measured from  $-100$ mV to +100mV on the differential output for rise time, and +100mV to -100mV for fall time.<br>(9) Measured between zero crossings

Measured between zero crossings.

#### **SWITCHING CHARACTERISTICS**

 $T_{MIN} = -40^{\circ}$ C and  $T_{MAX} = +85^{\circ}$ C. Typical values are at  $T_A = +25^{\circ}$ C, clock frequency = maximum specified, 50% clock duty cycle, AVDD <sup>=</sup> 3.3V, LVDD <sup>=</sup> 3.3V, –1dBFS, internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.



#### **EXAS NSTRUMENTS**

#### <span id="page-7-0"></span>SBAS293F–JANUARY 2004–REVISED JANUARY 2009............................................................................................................................................... **www.ti.com**

**LVDS TIMING DIAGRAM (PER ADC CHANNEL)** ADCLK 6X ADCLK SERIAL DATA 1X ADCLK  $LCLK_p$ LCLK, OUT. OUT<sub>N</sub>  $ADCLK_p$  $ADCLK_N$ Sample n data Input  $t_D(A)$   $\rightarrow$   $\left| \bullet \right|$   $t_{PROP}$  $t_D(A)$ Sample n Sample n + 6 D0 \QD1 \QD2 \Q3 \Q4\Q5 \Q6\Q7 \Q8\Q9\Q10\Q11\QQQQD1 \QZ\Q3\Q4\Q5\Q5QQD7\Q8\Q9 1 t<sub>SAMPLE</sub>  $t_{\scriptstyle\textrm{S}}$ 2 D10 D11 D0 V D1 6.5 Clock Cycles NOTE: Serial data bit format shown in LSB first mode.

### **RECOMMENDED POWER-UP SEQUENCING AND RESET TIMING**



<span id="page-8-0"></span>

#### **LVDS TIMING DIAGRAM (PER ADC CHANNEL) (continued) POWER-DOWN TIMING**



#### **SERIAL INTERFACE TIMING**





<span id="page-9-0"></span>SBAS293F–JANUARY 2004–REVISED JANUARY 2009............................................................................................................................................... **www.ti.com**





#### **SERIAL INTERFACE REGISTERS**

#### **TEST PATTERNS**



(1) The serial output stream comes out LSB first by default.

(2) D11...D0 represent the 12 output bits from the ADC.

(3) D0(4) represents the content of bit D0 of register 4, D3(6) represents the content of bit D3 of register 6, etc.

<span id="page-10-0"></span>

#### **www.ti.com**............................................................................................................................................... SBAS293F–JANUARY 2004–REVISED JANUARY 2009

#### **PIN CONFIGURATION**



#### <span id="page-11-0"></span>SBAS293F–JANUARY 2004–REVISED JANUARY 2009............................................................................................................................................... **www.ti.com**

### **PIN DESCRIPTIONS**







#### **www.ti.com**............................................................................................................................................... SBAS293F–JANUARY 2004–REVISED JANUARY 2009

### **DEFINITION OF SPECIFICATIONS**

The analog input frequency at which the spectral This is the minimum sampling rate where the ADC power of the fundamental frequency (as determined still works. by FFT analysis) is reduced by 3dB.

#### **Aperture Delay**

The delay in time between the rising edge of the input  $(P<sub>S</sub>)$  to the power of all the other spectral components sampling clock and the actual time at which the including noise  $(P_N)$  and distortion  $(P_D)$ , but not sampling occurs. including dc.

#### **Aperture Uncertainty (Jitter)**

The sample-to-sample variation in aperture delay.

### **Clock Duty Cycle**

Pulse width high is the minimum amount of time that power of the fundamental is extrapolated to the the ADCLK pulse should be left in logic '1' state to full-scale range of the converter. the ADCLK pulse should be left in logic '1' state to achieve rated performance. Pulse width low is the minimum time that the ADCLK pulse should be left in <sup>a</sup> low state (logic '0'). At <sup>a</sup> given clock rate, these specifications define an acceptable clock duty cycle.

#### **Differential Nonlinearity (DNL)**

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation of any single LSB transition at the digital output from an single LSB transition at the digital output from an SNR is either given in units of dBc (dB to carrier)<br>ideal 1 LSB step at the analog input. If a device surface the absolute power of the fundamental is used claims to have no missing codes, it means that all possible codes (for <sup>a</sup> 12-bit converter, 4096 codes) are present over the full operating range.

# **Effective Number of Bits (ENOB) Spurious-Free Dynamic Range**

The ENOB is a measure of converter performance as The ratio of the power of the fundamental to the compared to the theoretical limit based on quantization noise.

 $ENOB = \frac{SINAD - 1.76}{6.02}$ 6.02

#### **Integral Nonlinearity (INL)**

INL is the deviation of the transfer function from <sup>a</sup> Two-tone IMD3 is the ratio of power of the reference line measured in fractions of 1 LSB using a *best straight line* or *best fit* determined by <sup>a</sup> least the worst spectral component of third-order square curve fit. INL is independent from effects of offset, gain or quantization errors.

#### **Maximum Conversion Rate**

The encode rate at which parametric testing is performed. This is the maximum sampling rate where certified operation is given.

#### **Analog Bandwidth Minimum Conversion Rate**

#### **Signal-to-Noise and Distortion (SINAD)**

SINAD is the ratio of the power of the fundamental

$$
SINAD = 10Log_{10} \frac{P_s}{P_N + P_D}
$$

SINAD is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the

### **Signal-to-Noise Ratio (SNR)**

SNR is the ratio of the power of the fundamental  $(P_S)$ to the noise floor power  $(P_N)$ , excluding the power at dc and the first eight harmonics.

$$
SNR = 10Log_{10} \frac{P_s}{P_N}
$$

when the absolute power of the fundamental is used. as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the full-scale range of the converter.

highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBc (dB to carrier).

#### **Two-Tone, Third-Order Intermodulation Distortion**

 $f_1$  and  $f_2$ ) to the power of  $\mathrm{f}_1 - \mathrm{f}_2$ :f $_{2}$  – f $_{1}$ . IMD3 is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the full-scale range of the converter.

# **TYPICAL CHARACTERISTICS**

<span id="page-13-0"></span>Typical values are at  $T_A$  = +25C, clock frequency = maximum specified, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V,  $-1$ dBFS, I<sub>SET</sub> = 56.2kΩ, internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.





#### <span id="page-14-0"></span>Texas **INSTRUMENTS**

#### **www.ti.com**............................................................................................................................................... SBAS293F–JANUARY 2004–REVISED JANUARY 2009

# **TYPICAL CHARACTERISTICS (continued)**

Typical values are at  $T_A$  = +25C, clock frequency = maximum specified, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V,  $-1$ dBFS, I<sub>SET</sub> = 56.2kΩ, internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.



<span id="page-15-0"></span>SBAS293F–JANUARY 2004–REVISED JANUARY 2009............................................................................................................................................... **www.ti.com**

# **TYPICAL CHARACTERISTICS (continued)**

Typical values are at  $T_A$  = +25C, clock frequency = maximum specified, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V,  $-1$ dBFS,  $I_{SET}$  = 56.2kΩ, internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.





<span id="page-16-0"></span>Texas **INSTRUMENTS** 

### **THEORY OF OPERATION**

#### **OVERVIEW**

The ADS5270 is an 8-channel, high-speed, CMOS ADC. It consists of <sup>a</sup> high-performance sample-and-hold circuit at the input, followed by <sup>a</sup> 12-bit ADC. The 12 bits given out by each channel The ADS5270 operates from two sets of supplies and<br>are serialized and sent out on a single pair of pins in grounds. The analog supply/ground set is denoted as are serialized and sent out on a single pair of pins in LVDS format. All eight channels of the ADS5270 AVDD/AVSS, while the digital set is denoted by operate from a single clock referred to as ADCLK. The sampling clocks for each of the eight channels are generated from the input clock using <sup>a</sup> carefully matched clock buffer tree. The 12x clock required for the serializer is generated internally from ADCLK using <sup>a</sup> phase lock loop (PLL). A 6x and <sup>a</sup> 1x clock are also output in LVDS format along with the data to enable easy data capture. The ADS5270 operates from internally generated reference voltages that are <sup>A</sup> 4pF sampling capacitor is used to sample the trimmed to improve to <sup>a</sup> high level of accuracy. This inputs. The choice of the external ac-coupling feature eliminates the need for external routing of capacitor is dictated by the attenuation at the lowest reference lines and also improves matching of the desired input frequency of operation. The attenuation reference lines and also improves matching of the desired input frequency of operation. The attenuation gain across devices. The nominal values of  $REF_{T}$  and resulting from using a 10nF ac-coupling capacitor is  $REF_B$  are 1.95V and 0.95V, respectively. These  $0.04\%$ . values imply that a differential input of -1V corresponds to the zero code of the ADC, and <sup>a</sup> differential input of +1V corresponds to the full-scale code (4095 LSB).  $V_{CM}$  (common-mode voltage of  $REF_T$  and  $REF_B$ ) is also made available externally through <sup>a</sup> pin, and is nominally 1.45V.

The ADC employs <sup>a</sup> pipelined converter architecture consisting of <sup>a</sup> combination of multi-bit and single-bit internal stages. Each stage feeds its data into the digital error correction logic, ensuring excellent differential linearity and no missing codes at the 12-bit level. The pipeline architecture results in <sup>a</sup> data latency of 6.5 clock cycles.

The output of the ADC goes to <sup>a</sup> serializer that operates from <sup>a</sup> 12x clock generated by the PLL. The 12 data bits from each channel are serialized and **Figure 15. Analog Input Bias Circuitry** sent LSB first. In addition to serializing the data, the serializer also generates <sup>a</sup> 1x clock and <sup>a</sup> 6x clock. These clocks are generated in the same way the common-mode voltage of the circuit driving the serialized data is generated, so these clocks maintain  $ADSS270$  should match the  $V_{CM}$  (which is provided as serialized data is generated, so these clocks maintain  $ADSS270$  should match the V<sub>CM</sub> (which is provided as perfect synchronization with the data. The data and an output pin) to within +50mV It is recommended perfect synchronization with the data. The data and an output pin) to within ±50mV. It is recommended clock outputs of the serializer are buffered externally using LVDS buffers. Using LVDS buffers to transmit derived from  $V_{CM}$  provided by the device.

data externally has multiple advantages, such as <sup>a</sup> reduced number of output pins (saving routing space on the board), reduced power consumption, and reduced effects of digital noise coupling to the analog circuit inside the ADS5270.

#### **DRIVING THE ANALOG INPUTS**

The analog input biasing is shown in Figure 15. The inputs are biased internally using two 600Ω resistors to enable ac-coupling. A resistor greater than  $20Ω$  is recommended in series with each input pin.

resulting from using a 10nF ac-coupling capacitor is



If the input is dc-coupled, then the output that the output common-mode of the driving circuit be



<span id="page-17-0"></span>Figure 16 shows a detailed RLC model of the over-voltage pulse input of twice the amplitude of a sample-and-hold circuit. The circuit operates in two full-scale pulse is expected to be within three clock phases. In the sample phase, the input is sampled on cycles when the input switches from overload to zero two capacitors that are nominally 4pF. The sampling signal. All of the amplifiers in the SHA and ADC are circuit consists of <sup>a</sup> low-pass RC filter at the input to specially designed for excellent recovery from an filter out noise components that might be differentially overload signal. coupled on the input pins. The next phase is the hold phase wherein the voltage sampled on the capacitors is transferred (using the amplifier) to <sup>a</sup> subsequent pipeline ADC stage.

#### **INPUT OVER-VOLTAGE RECOVERY**

The differential full-scale range supported by the ADC input and the recovery of the ADC output (to 1%<br>ADS5270 is nominally 2.03V. The ADS5270 is of full-scale around the expected code). This typically ADS5270 is nominally 2.03V. The ADS5270 is of full-scale around the expected code). This typically specially designed to handle an over-voltage happens within the second clock when the input is specially designed to handle an over-voltage bappens within the second clock when the input is condition where the differential peak-to-peak voltage driven with a sinusoid of amplitude equal to twice that condition where the differential peak-to-peak voltage driven with a sinusoid of amplitude equal can exceed up to twice the ADC full-scale range. can exceed up to twice the ADC full-scale range. If the input common-mode is not considerably off from  $V_{CM}$  during overload (less than 300mV around the nominal value of 1.45V), recovery from an

In most applications, the ADC inputs are driven with differential sinusoidal inputs. While the pulse-type signal remains at peak overload conditions throughout its HIGH state, the sinusoid signal only attains peak overload intermittently, at its minima and maxima. This condition is much less severe for the



**Figure 16. Overall Structure of the Sample-and-Hold Circuit**

<span id="page-18-0"></span>

#### **REFERENCE CIRCUIT DESIGN**

The digital beam-forming algorithm relies on gain matching across all receiver channels. A typical system would have about 12 octal ADCs on the board. In such <sup>a</sup> case, it is critical to ensure that the gain is matched, essentially requiring the reference voltages seen by all the ADCs to be the same. Matching references within the eight channels of <sup>a</sup> chip is done by using <sup>a</sup> single internal reference voltage buffer. Trimming the reference voltages on each chip during production ensures the reference voltages are well-matched across different chips.

All bias currents required for the internal operation of within  $50 \text{mV}$  of  $V_{\text{CM}}$ . The state of the reference the efference the reference the reference the reference of PD and the device are set using an external resistor to voltages during various combinations of  $P_{\text{DFT}}$  and  $P_{\text{DFT}}$  a ground at pin I<sub>SET</sub>. Using a 56kΩ resistor on I<sub>SET</sub> INT/EXT is shown in Table 1. generates an internal reference current of 20A. This current is mirrored internally to generate the bias **Table 1. State of Reference Voltages for Various**  $current$  for the internal blocks. Using a larger external resistor at  $I_{\text{SET}}$  reduces the reference bias current and thereby scales down the device operating power. However, it is recommended that the external resistor be within 10% of the specified value of 56kΩ so that the internal bias margins for the various blocks are <code>proper.</code>  $V_{\rm CM}$   $1.45\mathrm{V}$   $1.45\mathrm{V}$   $\,$  Tri-State $^{(1)}$ 

Buffering the internal bandgap voltage also generates a voltage called  $V_{CM}$ , which is set to the midlevel of  $REF_T$  and  $REF_B$ , and is accessible on a pin. It is meant as <sup>a</sup> reference voltage to derive the input common-mode in case the input is directly coupled. It can also be used to derive the reference common-mode voltage in the external reference mode.

When using the internal reference mode, a  $2Ω$  way to the sample-and-hold amplifier. This ensures version of the channels resistor should be added between the reference pins that the performance and timing for all the ch resistor should be added between the reference pins that the performance and timing for all the channels (REF<sub>F</sub> and REF<sub>P</sub>) and the decoupling capacitor, as are identical. The use of the clock tree for matching (REF<sub>T</sub> and REF<sub>B</sub>) and the decoupling capacitor, as are identical. The use of the clock tree for matching shown in Figure 17. If the device is used in the introduces an aperture delay, which is defined as the external reference mode, this  $2\Omega$  resistor is not delay between the rising edge of ADCLK and the external reference mode, this  $2Ω$  resistor is not required. The aperture delays for all the contractual instant of sampling. The aperture delays for all





#### **www.ti.com**............................................................................................................................................... SBAS293F–JANUARY 2004–REVISED JANUARY 2009

The device also supports the use of external reference voltages. This mode involves forcing  $REF_{T}$ and  $REF_{B}$  externally. In this mode, the internal reference buffer is tri-stated. Since the switching current for the eight ADCs come from the externally-forced references, it is possible for the performance to be slightly less than when the internal references are used. It should be noted that in this mode,  $V_{CM}$  and  $I_{SET}$  continue to be generated from the internal bandgap voltage, as in the internal reference mode. It is therefore important to ensure that the common-mode voltage of the externally-forced reference voltages matches to

| PD                        | 0         |       |                  |                          |
|---------------------------|-----------|-------|------------------|--------------------------|
| <b>INT/EXT</b>            | 0         |       |                  |                          |
| $REF_T$                   | Tri-State | 1.95V | <b>Tri-State</b> | <b>Tri-State</b>         |
| $REF_{R}$                 | Tri-State | 0.95V | <b>Tri-State</b> | <b>Tri-State</b>         |
| $^{\prime}$ <sub>CM</sub> | 1.45V     | 1.45V | Tri-State $(1)$  | Tri-State <sup>(1)</sup> |

### **CLOCKING**

The eight channels on the chip operate from <sup>a</sup> single ADCLK input. To ensure that the aperture delay and jitter are same for all the channels, <sup>a</sup> clock tree network is used to generate individual sampling clocks to each channel. The clock paths for all the channels are matched from the source point all the way to the sample-and-hold amplifier. This ensures the channels are matched to the best possible extent. However, a mismatch of  $\pm 20$ ps  $(\pm 3\sigma)$  could exist between the aperture instants of the eight ADCs within the same chip. However, the aperture delays of ADCs across two different chips can be several hundred picoseconds apart. Another critical specification is the aperture jitter that is defined as the uncertainty of the sampling instant. The gates in the clock path are designed to provide an rms jitter of approximately 1ps.

Ideally, the input ADCLK should have <sup>a</sup> 50% duty cycle. However, while routing ADCLK to different components onboard, the duty cycle of the ADCLK reaching the ADS5270 could deviate from 50%. A smaller (or larger) duty cycle reduces the time available for sample or hold phases of each circuit, and is therefore not optimal. For this reason, the **Figure 17. Internal Reference Mode** internal PLL is used to generate an internal clock that has 50% duty cycle. The input sampling instant,

Texas **INSTRUMENTS** 

<span id="page-19-0"></span>however, is determined by the rising edge of the with <sup>a</sup> register programmability that allows it to revert external clock and is not affected by jitter in the PLL. to MSB first. The serializer also gives out <sup>a</sup> 1x clock In addition to generating <sup>a</sup> 50% duty cycle clock for and <sup>a</sup> 6x clock. The 6x clock (denoted as the ADC, the PLL also generates a 12x clock that is LCLK<sub>P</sub>/LCLK<sub>N</sub>) is meant to synchronize the capture of used by the serializer to convert the parallel data from the LVDS data. the ADC to a serial stream of bits.

The use of the PLL automatically dictates the register setting. This mode gives out a data stream of minimum sample rate to be about 20MSPS. The PLL alternate 0s and 1s and can be used to determine the also requires the input clock to be free-running. If the relative delay between the 6x clock and the output input clock is momentarily stopped (for <sup>a</sup> duration of data for optimum capture. A 1x clock is also less than 300ns) then the PLL would require generated by the serializer and transmitted through approximately 10µ<sup>s</sup> to lock back to the input clock the LVDS buffer. The 1x clock (referred to as frequency. The start of the start of

### **LVDS BUFFERS**

The LVDS buffer has two current sources, as shown in Figure 18. OUT<sub>P</sub> and OUT<sub>N</sub> are loaded externally by <sup>a</sup> resistive load that is ideally about 100Ω. Depending on whether the data is 0 or 1, the currents are directed in one direction or the other through the resistor. The LVDS buffer has four current settings. The default current setting is 3.5mA, and provides <sup>a</sup> differential drop of about ±350mV across the 100Ω resistor.

The single-ended output impedance of the LVDS drivers is very high because they are current-source driven. If there are excessive reflections from the receiver, it might be necessary to place <sup>a</sup> 100Ω termination resistor across the outputs of the LVDS drivers to minimize the effect of reflections. In such a situation, the output current of the LVDS drivers can be increased to regain the output swing.



The LVDS buffer gets data from <sup>a</sup> serializer that takes the output data from each channel and serializes it into <sup>a</sup> single data stream. For <sup>a</sup> clock frequency of 40MHz, the data rate output of the serializer is 480Mbps. The data comes out LSB first,

Deskew mode can be enabled as well, using <sup>a</sup> alternate 0s and 1s and can be used to determine the the 12-bit data frame. Sync mode (enabled through <sup>a</sup> register setting) gives out <sup>a</sup> data of six 0s followed by six 1s. Using this mode, the 1x clock can be used to determine the start of the data frame. In addition to the deskew mode pattern and the sync mode pattern, <sup>a</sup> custom pattern can be defined by the user and output from the LVDS buffer. The LVDS buffers are tri-stated in the power-down mode. The LVDS outputs are weakly forced to 1.2V through 10kΩ resistors (from each output pin to 1.2V).

#### **NOISE COUPLING ISSUES**

High-speed mixed signals are sensitive to various types of noise coupling. One of the main sources of noise is the switching noise from the serializer and the output buffers. Maximum care is taken to isolate these noise sources from the sensitive analog blocks. As <sup>a</sup> starting point, the analog and digital domains of the chip are clearly demarcated. AVDD and AVSS are used to denote the supplies for the analog sections, while LVDD and LVSS are used to denote the digital supplies. Care is taken to ensure that there is minimal interaction between the supply sets within the device. The extent of noise coupled and transmitted from the digital to the analog sections depends on the following:

- 1. The effective inductances of each of the supply/ground sets.
- 2. The isolation between the digital and analog supply/ground sets.

Smaller effective inductance of the supply/ground pins leads to better suppression of the noise. For this reason, multiple pins are used to drive each supply/ground. It is also critical to ensure that the impedances of the supply and ground lines on board are kept to the minimum possible values. Use of ground planes in the board as well as large **Figure 18. LVDS Buffer 18. Buffer** decoupling capacitors between the supply and ground lines are necessary to get the best possible SNR from the device.

<span id="page-20-0"></span>

It is recommended that the isolation be maintained onboard by using separate supplies to drive AVDD and LVDD, as well as separate ground planes for AVSS and LVSS.

The use of LVDS buffers reduces the injected noise. considerably, compared to CMOS buffers. The some registers may be in their non-default state on current in the LVDS buffer is independent of the power-up. This may cause the device to malfunction.<br>direction of switching. Also, the low output swing as When a reset is active, the device outputs '0' code on direction of switching. Also, the low output swing as well as the differential nature of the LVDS buffer all channels. However, the LVDS output clocks are results in low-noise coupling. The set of the contracted by reset.

The ADS5270 has <sup>a</sup> power-down pin, referred to as PD. Pulling PD high causes the device to enter the The ADS5270 is housed in an 80-lead PowerPAD power-down mode. In this mode, the reference and thermally-enhanced package. To make optimum use power-down mode. In this mode, the reference and clock circuitry, as well as all the channels, are of the thermal efficiencies designed into the powered down. Device power consumption drops to PowerPAD package, the printed circuit board (PCB) powered down. Device power consumption drops to PowerPAD package, the printed circuit board (PCB) less than 100mW in this mode. In power-down mode, must be designed with this technology in mind. less than 100mW in this mode. In power-down mode, and the designed with this technology in mind.<br>the internal buffers driving  $REF_{T}$  and  $REF_{R}$  are Please refer to SLMA004 PowerPAD brief PowerPAD the internal buffers driving REF<sub>T</sub> and REF<sub>B</sub> are Please refer to [SLMA004](http://www-s.ti.com/sc/techlit/SLMA004) PowerPAD brief *PowerPAD*<br>tri-stated and their outputs are forced to a voltage Made Easy (refer to our web site at www.ti.com). tri-stated and their outputs are forced to a voltage roughly equal to half of the voltage on AVDD. Speed which addresses the specific considerations required of recovery from power-down mode depends on the when integrating a PowerPAD package into a PCB value of the external capacitance on the  $REF_T$  and design. For more detailed information, including value of the external capacitance on the  $REF_T$  and  $REF_B$  less. For capacitances on  $REF_T$  and  $REF_B$  less than 1µF, the reference voltages settle to within 1% the technical brief [SLMA002](http://www-s.ti.com/sc/techlit/SLMA002), *PowerPAD* of their steady-state values in less than 500µs. Thermally-Enhanced Package (www.ti.com). of their steady-state values in less than 500 $\mu$ s. Individual channels can also be selectively powered down by programming registers.

The ADS5270 also has an internal circuit that monitors the state of stopped clocks. If ADCLK is up to 840Mbps, can also be found on the TI web site stopped for longer than 300ns (or if it runs at <sup>a</sup> speed ([www.ti.com](http://www.ti.com)). less than 3MHz), this monitoring circuit generates <sup>a</sup> logic signal that puts the device in <sup>a</sup> partial power-down state. As a result, the power consumption of the device is reduced when ADCLK is stopped. The recovery from such <sup>a</sup> partial power-down takes approximately 100µs; this is described in Table 2.

#### **RESET**

After the supplies have stabilized, it is necessary to give the device an active RESET pulse. This results in all internal registers resetting to their default value<br>of 0 (inactive). Without a reset, it is possible that

#### **POWER-DOWN MODE LAYOUT OF PCB WITH PowerPAD THERMALLY-ENHANCED PACKAGES**

thermal modeling and repair procedures, please see

*Interfacing High-Speed LVDS Outputs* ([SBOA104](http://www-s.ti.com/sc/techlit/SBOA104)), an application report discussing the design of a<br>simple deserializer that can deserialize LVDS outputs

# **CONNECTING HIGH-SPEED,**

A separate application note (XAPP774) describing how to connect TI's high-speed, multi-channel ADCs with serial LVDS outputs to Xilinx FPGAs can be downloaded directly from the Xilinx web site ([http://www.xilinx.com\)](http://www.xilinx.com).





Changes from Revision E (September 2005) to Revision F

22

Copyright © 2004-2009, Texas Instruments Incorporated

#### **Revision History**

#### Updated Absolute Maximum Ratings table: added entries for Digital Input Pins, Set 1 and Set 2 and added footnote 3.... 2 Changes from Revision D (September 2005) to Revision E Page

Page

**[ADS5270](http://focus.ti.com/docs/prod/folders/print/ ads5270.html)**



#### **www.ti.com**............................................................................................................................................... SBAS293F–JANUARY 2004–REVISED JANUARY 2009





www.ti.com 10-Dec-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**



**TEXAS** 

#### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**









# **PACKAGE MATERIALS INFORMATION**

www.ti.com 27-Dec-2024



\*All dimensions are nominal



## **TEXAS STRUMENTS**

#### **TRAY**

www.ti.com 27-Dec-2024



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal



PFP (S-PQFP-G80)

PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK



NOTES: А. All linear dimensions are in millimeters.

This drawing is subject to change without notice. Β.

Body dimensions do not include mold flash or protrusion  $\mathsf{C}$ .

- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <http://www.ti.com>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

F. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



# THERMAL PAD MECHANICAL DATA

# PFP (S-PQFP-G80)

# PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments





NOTES:

А.

PowerPAD is a trademark of Texas Instruments.

Β. This drawing is subject to change without notice.

All linear dimensions are in millimeters.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at<br>www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.<br>F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- 



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated