

SLLS871-NOVEMBER 2007

# **FEATURES**

- Controlled Baseline
  - One Assembly
  - One Test Site
  - One Fabrication Site
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree (1)
- Meets or Exceeds the Requirements of TIA/EIA-422-B and ITU Recommendation V.11
- Low Power,  $I_{CC} = 100 \ \mu A Typ$
- Operates From a Single 5 V Supply
- High Speed, t<sub>PLH</sub> = t<sub>PHL</sub> = 7 ns Typ
- Low Pulse Distortion, t<sub>sk(p)</sub> = 0.5 ns Typ
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

# **DESCRIPTION/ORDERING INFORMATION**

The AM26C31 is a differential line driver with complementary outputs, designed to meet the requirements of TIA/EIA -422-B and ITU (formerly CCITT). The 3-state outputs have high-current capability for driving balanced lines, such as twisted-pair or parallel-wire transmission lines, and they provide the high-impedance state in the power-off condition. The enable functions are common to all four drivers and offer the choice of an active-high (G) or active-low ( $\overline{G}$ ) enable input. BiCMOS circuitry reduces power consumption without sacrificing speed.

The AM26C31 is characterized for operation over extended temperature range of –55°C to 125°C.

| T <sub>A</sub> | PACK     | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|----------|--------------------|-----------------------|------------------|
| –55°C to 125°C | SOIC – D | Reel of 2500       | AM26C31MDREP          | 26C31EP          |

### **ORDERING INFORMATION**<sup>(1)</sup>

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Improved Replacement for AM26LS31

| AM26C3                                                | 81.                                  | D PACKAGE                                                                       |
|-------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------|
| 1A [<br>1Y [<br>1Z [<br>2Z [<br>2Y [<br>2A [<br>GND [ | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | 16 V <sub>CC</sub><br>15 4A<br>14 4Y<br>13 4Z<br>12 G<br>11 3Z<br>10 3Y<br>9 3A |
|                                                       |                                      |                                                                                 |

# AM26C31-EP QUADRUPLE DIFFERENTIAL LINE DRIVER

SLLS871-NOVEMBER 2007



### FUNCTION TABLE (each driver)

| INPUT | ENA | BLES | OUTPUT |   |  |  |
|-------|-----|------|--------|---|--|--|
| Α     | G   | G    | Y      | Z |  |  |
| Н     | Н   | Х    | Н      | L |  |  |
| L     | н   | Х    | L      | Н |  |  |
| Н     | Х   | L    | Н      | L |  |  |
| L     | Х   | L    | L      | Н |  |  |
| Х     | L   | н    | Z      | Z |  |  |

# LOGIC DIAGRAM (POSITIVE LOGIC)



# SCHEMATICS OF INPUTS AND OUTPUTS





### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                       |                                             | MIN  | MAX                   | UNIT |
|---------------------------------------|---------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>                       | Supply voltage range <sup>(2)</sup>         | -0.5 | 7                     | V    |
| VI                                    | Input voltage range                         | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| V <sub>ID</sub>                       | Differential input voltage range            | -14  | 14                    | V    |
| Vo                                    | Output voltage range                        | -0.5 | 7                     | V    |
| I <sub>IK</sub> or<br>I <sub>OK</sub> | Input or output clamp current               |      | ±20                   | mA   |
| lo                                    | Output current                              |      | ±150                  | mA   |
|                                       | V <sub>CC</sub> current                     |      | 200                   | mA   |
|                                       | GND current                                 |      | -200                  | mA   |
| $\theta_{JA}$                         | Package thermal impedance <sup>(3)(4)</sup> |      | 73                    | °C/W |
| TJ                                    | Operating virtual junction temperature      |      | 150                   | °C   |
| T <sub>stg</sub>                      | Storage temperature range                   | -65  | 150                   | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2)

All voltage values, except differential output voltage ( $V_{OD}$ ), are with respect to the network ground terminal. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability. (3)

The package thermal impedance is calculated in accordance with JESD 51-7. (4)

## **RECOMMENDED OPERATING CONDITIONS**

|                 |                                | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|-----|------|
| V <sub>CC</sub> | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| $V_{\text{ID}}$ | Differential input voltage     |     | ±7  |     | V    |
| V <sub>IH</sub> | High-level input voltage       | 2   |     |     | V    |
| V <sub>IL</sub> | Low-level input voltage        |     |     | 0.8 | V    |
| I <sub>OH</sub> | High-level output current      |     |     | -20 | mA   |
| I <sub>OL</sub> | Low-level output current       |     |     | 20  | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55 |     | 125 | °C   |

# AM26C31-EP QUADRUPLE DIFFERENTIAL LINE DRIVER

SLLS871-NOVEMBER 2007



# **ELECTRICAL CHARACTERISTICS**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                                         | TES                     | <b>CONDITIONS</b>                               | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|---------------------|-------------------------------------------------------------------|-------------------------|-------------------------------------------------|-----|--------------------|------|------|
| V <sub>OH</sub>     | High-level output voltage                                         | $I_0 = -20 \text{ mA}$  |                                                 | 2.2 | 3.4                |      | V    |
| V <sub>OL</sub>     | Low-level output voltage                                          | l <sub>O</sub> = 20 mA  |                                                 |     | 0.2                | 0.4  | V    |
| V <sub>OD</sub>     | Differential output voltage magnitude                             | $R_L = 100 \ \Omega,$   | See Figure 1                                    | 2   | 3.1                |      | V    |
| $\Delta  V_{OD} $   | Change in magnitude of differential output voltage <sup>(2)</sup> | $R_L = 100 \ \Omega,$   | See Figure 1                                    |     |                    | ±0.4 | V    |
| V <sub>OC</sub>     | Common-mode output voltage                                        | $R_L = 100 \ \Omega,$   | See Figure 1                                    |     |                    | 3    | V    |
| Δ V <sub>OC</sub>   | Change in magnitude of common-mode output voltage <sup>(2)</sup>  | $R_L = 100 \Omega$ ,    | See Figure 1                                    |     |                    | ±0.4 | V    |
| I <sub>I</sub>      | Input current                                                     | $V_{I} = V_{CC}$ or $C$ | ND                                              |     |                    | ±1   | μA   |
|                     | Driver extent extremt with newer off                              | V 0                     | V <sub>O</sub> = 6 V                            |     |                    | 100  | ۸    |
| I <sub>O(off)</sub> | Driver output current with power off                              | $V_{CC} = 0$            | V <sub>O</sub> = -0.25 V                        |     |                    | -100 | μA   |
| I <sub>OS</sub>     | Driver output short-circuit current                               | $V_0 = 0$               |                                                 |     |                    | -170 | mA   |
|                     | Link impedance off state entropy entropy                          | V <sub>O</sub> = 2.5 V  |                                                 |     |                    | 20   | A    |
| I <sub>OZ</sub>     | High-impedance off-state output current                           | $V_{0} = 0.5 V$         |                                                 |     |                    | -20  | μA   |
|                     | Ouissesst sussels sussent                                         | I <sub>O</sub> = 0      | $V_{I} = 0 V \text{ or } 5 V$                   |     |                    | 100  | μA   |
| I <sub>CC</sub>     | Quiescent supply current                                          | I <sub>O</sub> = 0      | $V_{I} = 2.4 \text{ V or } 0.5 \text{ V}^{(3)}$ |     |                    | 3.2  | mA   |
| CI                  | Input capacitance                                                 |                         | ·                                               |     | 6                  |      | pF   |

All typical values are at  $V_{CC} = 5$  V and  $T_A = 25^{\circ}C$ . (1)

 $\Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level (2)to a low level.

This parameter is measured per input. All other inputs are at 0 V or 5 V. (3)

## SWITCHING CHARACTERISTICS

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                         | PARAMETER                                                  | TEST C        | CONDITIONS   | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------------------------------|------------------------------------------------------------|---------------|--------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>                        | Propagation delay time, low- to high-level output          | S1 is open,   | See Figure 2 |     | 7                  | 12  | ns   |
| t <sub>PHL</sub>                        | Propagation delay time, high- to low-level output          | S1 is open,   | See Figure 2 |     | 6.5                | 12  | ns   |
| t <sub>sk(p)</sub>                      | Pulse skew time ( t <sub>PLH</sub> – t <sub>PHL</sub>  )   | S1 is open,   | See Figure 2 |     | 0.5                | 4   | ns   |
| t <sub>r(OD)</sub> , t <sub>f(OD)</sub> | Differential output rise and fall times                    | S1 is open,   | See Figure 3 |     | 5                  | 12  | ns   |
| t <sub>PZH</sub>                        | Output enable time to high level                           | S1 is closed, | See Figure 4 |     | 10                 | 19  | ns   |
| t <sub>PZL</sub>                        | Output enable time to low level                            | S1 is closed, | See Figure 4 |     | 10                 | 19  | ns   |
| t <sub>PHZ</sub>                        | Output disable time from high level                        | S1 is closed, | See Figure 4 |     | 7                  | 16  | ns   |
| t <sub>PLZ</sub>                        | Output disable time from low level                         | S1 is closed, | See Figure 4 |     | 7                  | 16  | ns   |
| C <sub>pd</sub>                         | Power dissipation capacitance (each driver) <sup>(2)</sup> | S1 is open,   | See Figure 2 |     | 100                |     | pF   |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (2)  $C_{pd}$  is used to estimate the switching losses according to  $P_D = C_{pd} \times V_{CC}^2 \times f$ , where f is the switching frequency.



### PARAMETER MEASUREMENT INFORMATION











- A. C1, C2, and C3 include probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, duty cycle  $\leq$  50%, and t<sub>r</sub>, t<sub>f</sub>  $\leq$  6 ns.

### Figure 2. Propagation Delay Time and Skew Waveforms and Test Circuit

#### R<sub>L</sub>/2 C2 = 40 pF **500** Ω C1 = - 1.5 V $\sim \sim$ 0 Input **S**1 40 pF ≶ R<sub>L</sub>/2 C3 = 40 pFSee Note A **TEST CIRCUIT** 3 V Input A (see Note B) 0 V 90% 90% Differential 10% 10% Output - t<sub>f(OD)</sub> tr(OD) **VOLTAGE WAVEFORMS**

### PARAMETER MEASUREMENT INFORMATION (continued)

- A. C1, C2, and C3 include probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, duty cycle  $\leq$  50%, and t<sub>r</sub>, t<sub>f</sub>  $\leq$  6 ns.

### Figure 3. Differential Output Rise and Fall Time Waveforms and Test Circuit



SLLS871-NOVEMBER 2007

### PARAMETER MEASUREMENT INFORMATION (continued)



VOLTAGE WAVEFORMS

- A. C1, C2, and C3 include probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, duty cycle  $\leq$  50%, t<sub>r</sub> < 6 ns, and t<sub>f</sub> < 6 ns.
- C. Each enable is tested separately.

### Figure 4. Output Enable and Disable Time Waveforms and Test Circuit



### **TYPICAL CHARACTERISTICS**



Figure 5.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| AM26C31MDREP     | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | Call TI   NIPDAU                     | Level-1-260C-UNLIM   | -55 to 125   | 26C31EP                 | Samples |
| V62/07647-01XE   | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | 26C31EP                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF AM26C31-EP :

Catalog: AM26C31

Military: AM26C31M

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



www.ti.com

Pin1

Quadrant

Q1

# TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|
| Device                      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) |
| AM26C31MDREP                | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      |



www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Sep-2024



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| AM26C31MDREP | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated