

# +3.3V Programmable LVDS Transmitter 18-Bit Flat Panel Display (FPD) Link-65 MHz, +3.3V LVDS Receiver 18-Bit Flat Panel Display (FPD) Link-65 MHz

Check for Samples: DS90C363, DS90CF364

#### **FEATURES**

- 20 to 65 MHz shift clock support
- Programmable Transmitter (DS90C363) strobe select (Rising or Falling edge strobe)
- Single 3.3V supply
- Chipset (TX + RX) power consumption < 250 mW (typ)</li>
- Power-down mode (< 0.5 mW total)</li>
- Single pixel per clock XGA (1024×768) ready
- Supports VGA, SVGA, XGA and higher addressability
- Up to 170 Megabyte/sec bandwidth
- Up to 1.3 Gbps throughput
- Narrow bus reduces cable size and cost
- 290 mV swing LVDS devices for low EMI
- PLL requires no external components
- Low profile 48-lead TSSOP package
- · Falling edge data strobe Receiver
- Compatible with TIA/EIA-644 LVDS standard
- ESD rating > 7 kV
- Operating Temperature: -40°C to +85°C

#### **DESCRIPTION**

The DS90C363 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CF364 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 65 MHz, 18 bits of RGB data and 3 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY) are transmitted at a rate of 455 Mbps per LVDS data channel. Using a 65 MHz clock, the data throughput is 170 Mbyte/sec. The Transmitter is offered with programmable edge data strobes for convenient interface with a variety of graphics controllers. The Transmitter can be programmed for Rising edge strobe or Falling edge strobe through a dedicated pin. A Rising edge Transmitter will inter-operate with a Falling edge Receiver (DS90CF364) without any translation logic.

This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

#### **Block Diagrams**



Figure 1. Application

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TRI-STATE is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.





**Figure 2. DS90C363** 

Figure 3. DS90CF364



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings (1)

| Supply Voltage (V <sub>CC</sub> )                         | -0.3V to +4V                      |                                   |
|-----------------------------------------------------------|-----------------------------------|-----------------------------------|
| CMOS/TTL Input Voltage                                    | -0.3V to (V <sub>CC</sub> + 0.3V) |                                   |
| CMOS/TTL Output Voltage                                   |                                   | -0.3V to (V <sub>CC</sub> + 0.3V) |
| LVDS Receiver Input Voltage                               |                                   | -0.3V to (V <sub>CC</sub> + 0.3V) |
| LVDS Driver Output Voltage                                |                                   | -0.3V to (V <sub>CC</sub> + 0.3V) |
| LVDS Output Short Circuit Duration                        | Continuous                        |                                   |
| Junction Temperature                                      | +150°C                            |                                   |
| Storage Temperature                                       |                                   | -65°C to +150°C                   |
| Lead Temperature (Soldering, 4 seconds)                   |                                   | +260°C                            |
| Maximum Package Power Dissipation Capacity at 25°C (TSSOP | DS90C363                          | 1.98 W                            |
| Package)                                                  | DS90CF364                         | 1.89 W                            |
| Parkana Paration                                          | DS90C363                          | 16 mW/°C above +25°C              |
| Package Derating                                          | DS90CF364                         | 15 mW/°C above +25°C              |
| ESD Rating                                                | HBM, 1.5 kΩ, 100 pF               | > 7 kV                            |

<sup>(1) &</sup>quot;Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The tables of "Electrical Characteristics" specify conditions for device operation.

# **Recommended Operating Conditions**

|                                                  | Min | Nom | Max | Unit      |
|--------------------------------------------------|-----|-----|-----|-----------|
| Supply Voltage (V <sub>CC</sub> )                | 3.0 | 3.3 | 3.6 | V         |
| Operating Free Air Temperature (T <sub>A</sub> ) | -40 | +25 | +85 | °C        |
| Receiver Input Range                             | 0   |     | 2.4 | V         |
| Supply Noise Voltage (V <sub>CC</sub> )          |     |     | 100 | $mV_{PP}$ |



# **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol           | Parameter                                                     | Condition                                                                    | Min                           | Тур   | Max   | Unit            |    |
|------------------|---------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------|-------|-------|-----------------|----|
| CMOS/TTI         | DC SPECIFICATIONS                                             |                                                                              |                               |       |       |                 |    |
| V <sub>IH</sub>  | High Level Input Voltage                                      |                                                                              |                               | 2.0   |       | V <sub>CC</sub> | V  |
| V <sub>IL</sub>  | Low Level Input Voltage                                       |                                                                              |                               | GND   |       | 0.8             | V  |
| V <sub>OH</sub>  | High Level Output Voltage                                     | I <sub>OH</sub> = −0.4 mA                                                    | 2.7                           | 3.3   |       | V               |    |
| V <sub>OL</sub>  | Low Level Output Voltage                                      | I <sub>OL</sub> = 2 mA                                                       |                               |       | 0.06  | 0.3             | V  |
| V <sub>CL</sub>  | Input Clamp Voltage                                           | I <sub>CL</sub> = −18 mA                                                     |                               |       | -0.79 | -1.5            | V  |
| I <sub>IN</sub>  | Input Current                                                 | $V_{IN} = V_{CC}$ , GND, 2.5V                                                | or 0.4V                       |       | ±5.1  | ±10             | μA |
| Ios              | Output Short Circuit Current                                  | V <sub>OUT</sub> = 0V                                                        |                               |       | -60   | -120            | mA |
| LVDS DC          | SPECIFICATIONS                                                |                                                                              |                               | •     |       |                 |    |
| V <sub>OD</sub>  | Differential Output Voltage                                   | $R_L = 100\Omega$                                                            |                               | 250   | 345   | 450             | mV |
| $\Delta V_{OD}$  | Change in V <sub>OD</sub> between complimentary output states |                                                                              |                               |       |       | 35              | mV |
| Vos              | Offset Voltage (1)                                            |                                                                              |                               | 1.125 | 1.25  | 1.375           | V  |
| ΔV <sub>OS</sub> | Change in V <sub>OS</sub> between complimentary output states |                                                                              |                               |       |       | 35              | mV |
| Ios              | Output Short Circuit Current                                  | $V_{OUT} = 0V, R_L = 100\Omega$                                              |                               |       | -3.5  | -5              | mA |
| $I_{OZ}$         | Output TRI-STATE® Current                                     | PWR DWN = 0V, V <sub>OU</sub>                                                | $_{\Gamma}$ = 0V or $V_{CC}$  |       | ±1    | ±10             | μA |
| $V_{TH}$         | Differential Input High Threshold                             | $V_{CM} = +1.2V$                                                             |                               |       |       | +100            | mV |
| $V_{TL}$         | Differential Input Low Threshold                              |                                                                              |                               | -100  |       |                 | mV |
| I <sub>IN</sub>  | Input Current                                                 | $V_{IN} = +2.4V, V_{CC} = 3.6$                                               | V                             |       |       | ±10             | μA |
|                  |                                                               | $V_{IN} = 0V, V_{CC} = 3.6V$                                                 |                               |       | ±10   | μA              |    |
| TRANSMIT         | TTER SUPPLY CURRENT                                           |                                                                              |                               |       |       |                 |    |
| ICCTW            | Transmitter Supply Current, Worst                             | $R_L = 100\Omega$ ,                                                          | f = 32.5 MHz                  |       | 31    | 45              | mA |
|                  | Case                                                          | C <sub>L</sub> = 5 pF,<br>Worst Case Pattern                                 | f = 37.5 MHz                  |       | 32    | 50              | mA |
|                  |                                                               | (Figure 4 Figure 6 ),<br>$T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | f = 65 MHz                    |       | 42    | 55              | mA |
| ICCTG            | Transmitter Supply Current, 16                                | $R_L = 100\Omega$ ,                                                          | f = 32.5 MHz                  |       | 23    | 35              | mA |
|                  | Grayscale                                                     | C <sub>L</sub> = 5 pF,<br>16 Grayscale Pattern                               | f = 37.5 MHz                  |       | 28    | 40              | mA |
|                  |                                                               | (Figure 5 Figure 6 ),<br>$T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | f = 65 MHz                    |       | 31    | 45              | mA |
| ICCTZ            | Transmitter Supply Current, Power Down                        | PWR DWN = Low,<br>Driver Outputs in TRI-S<br>Power Down Mode                 | STATE <sup>®</sup> under      |       | 10    | 55              | μΑ |
| RECEIVER         | SUPPLY CURRENT                                                | ı                                                                            |                               | •     |       |                 |    |
| ICCRW            | Receiver Supply Current, Worst                                | C <sub>L</sub> = 8 pF, Worst                                                 | f = 32.5 MHz                  |       | 49    | 65              | mA |
|                  | Case                                                          | Case Pattern (Figure 4 Figure 7),                                            | f = 37.5 MHz                  |       | 53    | 70              | mA |
|                  |                                                               | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                          | f = 65 MHz                    |       | 78    | 105             | mA |
| ICCRG            | Receiver Supply Current, 16                                   | C <sub>L</sub> = 8 pF, 16                                                    | f = 32.5 MHz                  |       | 28    | 45              | mA |
|                  | Grayscale                                                     | Grayscale Pattern (Figure 5 Figure 7),                                       | f = 37.5 MHz                  |       | 30    | 47              | mA |
|                  |                                                               | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                | f = 65 MHz                    |       | 43    | 60              | mA |
| ICCRZ            | Receiver Supply Current, Power Down                           | PWR DWN = Low, Res                                                           | ceiver Outputs<br>r Down Mode |       | 10    | 55              | μA |

<sup>(1)</sup>  $V_{OS}$  previously referred as  $V_{CM}$ .



## **Transmitter Switching Characteristics**

Over recommended operating supply and -40°C to +85°C ranges unless otherwise specified

| Symbol | Parameter                                                              |            | Min   | Тур  | Max   | Unit |
|--------|------------------------------------------------------------------------|------------|-------|------|-------|------|
| LLHT   | LVDS Low-to-High Transition Time (Figure 6 )                           |            | 0.75  | 1.5  | ns    |      |
| LHLT   | LVDS High-to-Low Transition Time (Figure 6 )                           |            | 0.75  | 1.5  | ns    |      |
| TCIT   | TxCLK IN Transition Time (Figure 8 )                                   |            |       | 5    | ns    |      |
| TCCS   | TxOUT Channel-to-Channel Skew (Figure 9 )                              |            | 250   |      | ps    |      |
| TPPos0 | Transmitter Output Pulse Position for Bit 0 (Figure 20 )               | -0.4       | 0     | 0.3  | ns    |      |
| TPPos1 | Transmitter Output Pulse Position for Bit 1                            |            | 1.8   | 2.2  | 2.5   | ns   |
| TPPos2 | Transmitter Output Pulse Position for Bit 2                            |            | 4.0   | 4.4  | 4.7   | ns   |
| TPPos3 | Transmitter Output Pulse Position for Bit 3                            |            | 6.2   | 6.6  | 6.9   | ns   |
| TPPos4 | Transmitter Output Pulse Position for Bit 4                            |            | 8.4   | 8.8  | 9.1   | ns   |
| TPPos5 | Transmitter Output Pulse Position for Bit 5                            |            | 10.6  | 11.0 | 11.3  | ns   |
| TPPos6 | Transmitter Output Pulse Position for Bit 6                            |            | 12.8  | 13.2 | 13.5  | ns   |
| TCIP   | TxCLK IN Period (Figure 10)                                            | •          | 15    | Т    | 50    | ns   |
| TCIH   | TxCLK IN High Time (Figure 10)                                         |            | 0.35T | 0.5T | 0.65T | ns   |
| TCIL   | TxCLK IN Low Time (Figure 10)                                          |            | 0.35T | 0.5T | 0.65T | ns   |
| TSTC   | TxIN Setup to TxCLK IN (Figure 10 )                                    | f = 65 MHz | 2.5   |      |       | ns   |
| THTC   | TxIN Hold to TxCLK IN (Figure 10 )                                     |            | 0     |      |       | ns   |
| TCCD   | TxCLK IN to TxCLK OUT Delay at 25°C, V <sub>CC</sub> = 3.3V (Figure 1) | ure 12 )   | 3.0   | 3.7  | 5.5   | ns   |
| TPLLS  | Transmitter Phase Lock Loop Set (Figure 14 )                           |            |       |      | 10    | ms   |
| TPDD   | Transmitter Power Down Delay (Figure 18 )                              |            |       |      | 100   | ns   |

## **Receiver Switching Characteristics**

Over recommended operating supply and -40°C to +85°C ranges unless otherwise specified

| Symbol | Parameter                                                      |                   | Min  | Тур  | Max  | Unit |
|--------|----------------------------------------------------------------|-------------------|------|------|------|------|
| CLHT   | CMOS/TTL Low-to-High Transition Time (Figure 7)                |                   | 2.2  | 5.0  | ns   |      |
| CHLT   | CMOS/TTL High-to-Low Transition Time (Figure 7)                |                   | 2.2  | 5.0  | ns   |      |
| RSPos0 | Receiver Input Strobe Position for Bit 0 (Figure 21 )          | f = 65 MHz        | 0.7  | 1.1  | 1.4  | ns   |
| RSPos1 | Receiver Input Strobe Position for Bit 1                       |                   | 2.9  | 3.3  | 3.6  | ns   |
| RSPos2 | Receiver Input Strobe Position for Bit 2                       |                   | 5.1  | 5.5  | 5.8  | ns   |
| RSPos3 | Receiver Input Strobe Position for Bit 3                       |                   | 7.3  | 7.7  | 8.0  | ns   |
| RSPos4 | Receiver Input Strobe Position for Bit 4                       |                   | 9.5  | 9.9  | 10.2 | ns   |
| RSPos5 | Receiver Input Strobe Position for Bit 5                       |                   | 11.7 | 12.1 | 12.4 | ns   |
| RSPos6 | Receiver Input Strobe Position for Bit 6                       |                   | 13.9 | 14.3 | 14.6 | ns   |
| RSKM   | RxIN Skew Margin (1) (Figure 22 )                              | f = 65 MHz        | 400  |      |      | ps   |
| RCOP   | RxCLK OUT Period (Figure 11)                                   |                   | 15   | Т    | 50   | ns   |
| RCOH   | RxCLK OUT High Time (Figure 11 )                               | f = 65 MHz        | 7.3  | 8.6  |      | ns   |
| RCOL   | RxCLK OUT Low Time (Figure 11)                                 | f = 65 MHz        | 3.45 | 4.9  |      | ns   |
| RSRC   | RxOUT Setup to RxCLK OUT (Figure 11 )                          | f = 65 MHz        | 2.5  | 6.9  |      | ns   |
| RHRC   | RxOUT Hold to RxCLK OUT (Figure 11 )                           | f = 65 MHz        | 2.5  | 5.7  |      | ns   |
| RCCD   | RxCLK IN to RxCLK OUT Delay at 25°C, V <sub>CC</sub> = 3.3V (F | igure 13 <i>)</i> | 5.0  | 7.1  | 9.0  | ns   |
| RPLLS  | Receiver Phase Lock Loop Set (Figure 15 )                      |                   |      |      | 10   | ms   |
| RPDD   | Receiver Power Down Delay (Figure 19 )                         |                   |      |      | 1    | μs   |

<sup>(1)</sup> Receiver Skew Margin is defined as the valid data sampling region at the receiver inputs. This margin takes into account the transmitter pulse positions (min and max) and the receiver input setup and hold time (internal data sampling window - RSPos). This margin allows for LVDS interconnect skew, inter-symbol interference (both dependent on type/length of cable), and clock jitter (less than 250 ps).



#### **AC Timing Diagrams**



- A. The worst case test pattern produces a maximum toggling of digital circuits, LVDS I/O and CMOS/TTL I/O.
- B. Figure 4 and Figure 5 show a falling edge data strobe (TxCLK IN/RxCLK OUT).

Figure 4. "Worst Case" Test Pattern



- A. The worst case test pattern produces a maximum toggling of digital circuits, LVDS I/O and CMOS/TTL I/O.
- B. The 16 grayscale test pattern tests device power consumption for a "typical" LCD display pattern. The test pattern approximates signal switching needed to produce groups of 16 vertical stripes across the display.
- C. Figure 4 and Figure 5 show a falling edge data strobe (TxCLK IN/RxCLK OUT).
- D. Recommended pin to signal mapping. Customer may choose to define differently.

Figure 5. "16 Grayscale" Test Pattern





Figure 6. DS90C363 (Transmitter) LVDS Output Load and Transition Times



Figure 7. DS90CF364 (Receiver) CMOS/TTL Output Load and Transition Times



Figure 8. DS90C363 (Transmitter) Input Clock Transition Time



Measurements at Vdiff=0V TCCS measured between earliest and latest LVDS edges TxCLK Differential Low → High Edge

Figure 9. DS90C363 (Transmitter) Channel-to-Channel Skew



Figure 10. DS90C363 (Transmitter) Setup/Hold and High/Low Times





Figure 11. DS90CF364 (Receiver) Setup/Hold and High/Low Times



Figure 12. DS90C363 (Transmitter) Clock In to Clock Out Delay (Falling Edge Strobe)



Figure 13. DS90CF364 (Receiver) Clock In to Clock Out Delay



Figure 14. DS90C363 (Transmitter) Phase Lock Loop Set Time





Figure 15. DS90CF364 (Receiver) Phase Lock Loop Set Time



Figure 16. Seven Bits of LVDS in One Clock Cycle



Figure 17. 21 Parallel TTL Data Inputs Mapped to LVDS Outputs



Figure 18. Transmitter Power Down Delay





Figure 19. Receiver Power Down Delay



Figure 20. Transmitter LVDS Output Pulse Position Measurement





Figure 21. Receiver LVDS Input Strobe Position



C—Setup and Hold Time (Internal data sampling window) defined by Rspos (receiver input strobe position) min and

Tppos—Transmitter output pulse position (min and max)

RSKM = Cable Skew (type, length) + Source Clock Jitter (cycle to cycle) + ISI (Inter-symbol interference) Cable Skew—typically 10 ps-40 ps per foot, media dependent

Cycle-to-cycle jitter is less than 250 ps at 65 MHz.

ISI is dependent on interconnect length; may be zero.

Figure 22. Receiver LVDS Input Skew Margin



#### **PIN DESCRIPTIONS**

# DS90C363 Pin Descriptions — FPD Link Transmitter

| Pin Name            | I/O | No. | Description                                                                                                                                           |
|---------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| TxIN                | I   | 21  | TTL level input. This includes: 6 Red, 6 Green, 6 Blue, and 3 control lines—FPLINE, FPFRAME and DRDY (also referred to as HSYNC, VSYNC, Data Enable). |
| TxOUT+              | 0   | 3   | Positive LVDS differential data output.                                                                                                               |
| TxOUT-              | 0   | 3   | Negative LVDS differential data output.                                                                                                               |
| FPSHIFT IN          | ı   | 1   | TTL level clock input. The falling edge acts as data strobe. Pin name TxCLK IN.                                                                       |
| R_FB                | ı   | 1   | Programmable strobe select.                                                                                                                           |
| RTxCLK OUT+         | 0   | 1   | Positive LVDS differential clock output.                                                                                                              |
| TxCLK OUT-          | 0   | 1   | Negative LVDS differential clock output.                                                                                                              |
| PWR DWN             | - 1 | 1   | TTL level input. When asserted (low input) TRI-STATES the outputs, ensuring low current at power down.                                                |
| V <sub>CC</sub>     | - 1 | 3   | Power supply pins for TTL inputs.                                                                                                                     |
| GND                 | - 1 | 4   | Ground pins for TTL inputs.                                                                                                                           |
| PLL V <sub>CC</sub> | - 1 | 1   | Power supply pin for PLL.                                                                                                                             |
| PLL GND             | - 1 | 2   | Ground pins for PLL.                                                                                                                                  |
| LVDS V CC           | - 1 | 1   | Power supply pin for LVDS outputs.                                                                                                                    |
| LVDS GND            | - 1 | 3   | Ground pins for LVDS outputs.                                                                                                                         |

# DS90CF364 Pin Descriptions — FPD Link Receiver

| Pin Name            | I/O | No. | Description                                                                                                                                         |  |  |  |  |  |
|---------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| RxIN+               | I   | 3   | Positive LVDS differential data inputs.                                                                                                             |  |  |  |  |  |
| RxIN-               | I   | 3   | ative LVDS differential data inputs.                                                                                                                |  |  |  |  |  |
| RxOUT               | 0   | 21  | level data outputs. This includes: 6 Red, 6 Green, 6 Blue, and 3 control lines—FPLINE, FPFRAME, DY (also referred to as HSYNC, VSYNC, Data Enable). |  |  |  |  |  |
| RxCLK IN+           | 1   | 1   | Positive LVDS differential clock input.                                                                                                             |  |  |  |  |  |
| RxCLK IN-           | I   | 1   | Negative LVDS differential clock input.                                                                                                             |  |  |  |  |  |
| FPSHIFT OUT         | 0   | 1   | TTL level clock output. The falling edge acts as data strobe. Pin name RxCLK OUT.                                                                   |  |  |  |  |  |
| PWR DWN             | 1   | 1   | TTL level input. When asserted (low input) the receiver outputs are low.                                                                            |  |  |  |  |  |
| V <sub>CC</sub>     | - 1 | 4   | Power supply pins for TTL outputs.                                                                                                                  |  |  |  |  |  |
| GND                 | - 1 | 5   | Ground pins for TTL outputs.                                                                                                                        |  |  |  |  |  |
| PLL V <sub>CC</sub> | I   | 1   | Power supply for PLL.                                                                                                                               |  |  |  |  |  |
| PLL GND             | I   | 2   | Ground pin for PLL.                                                                                                                                 |  |  |  |  |  |
| LVDS V CC           | I   | 1   | Power supply pin for LVDS inputs.                                                                                                                   |  |  |  |  |  |
| LVDS GND            | I   | 3   | Ground pins for LVDS inputs.                                                                                                                        |  |  |  |  |  |



#### **Pin Diagrams**







Figure 24. DS90CF364
See Package Number DGG (R-PDSO-G48)

#### **Truth Table**

**Table 1. Programmable Transmitter** 

| Pin  | Condition       | Strobe Status       |
|------|-----------------|---------------------|
| R_FB | $R_FB = V_{CC}$ | Rising edge strobe  |
| R_FB | R_FB = GND      | Falling edge strobe |

#### APPLICATIONS INFORMATION

The DS90C363 and DS90CF364 are backward compatible with the existing 5V FPD Link transmitter/receiver pair (DS90CF563 and DS90CF564). To upgrade from a 5V to a 3.3V system the following must be addressed:

- 1. Change 5V power supply to 3.3V. Provide this supply to the  $V_{CC}$ , LVDS  $V_{CC}$  and PLL V  $_{CC}$  of both the transmitter and receiver devices. This change may enable the removal of a 5V supply from the system, and power may be supplied from an existing 3V power source.
- 2. The DS90C363 (transmitter) incorporates a rise/fall strobe select pin. This select function is on pin 14, formerly a V<sub>CC</sub> connection on the 5V products. When the rise/fall strobe select pin is connected to V<sub>CC</sub>, the part is configured with a rising edge strobe. In a system currently using a 5V rising edge strobe transmitter (DS90CR563), no layout changes are required to accommodate the new rise/fall select pin on the 3.3V transmitter. The V<sub>CC</sub> signal may remain at pin 14, and the device will be configured with a rising edge strobe.
  - When converting from a 5V falling edge transmitter (DS90CF563) to the 3V transmitter a minimal board layout change is necessary. The 3.3V transmitter will not be configured with a falling edge strobe if V<sub>CC</sub> remains connected to the select pin. To guarantee the 3.3V transmitter functions with a falling edge strobe pin 14 should be connected to ground OR left unconnected. When not connected (left open) and internal pull-down resistor ties pin 14 to ground, thus configuring the transmitter with a falling edge strobe.
- 3. The DS90C363 transmitter input and control inputs accept 3.3V TTL/CMOS levels. They are not 5V tolerant.





## SNLS123C - SEPTEMBER 1999-REVISED APRIL 2013

# **REVISION HISTORY**

| Cł | hanges from Revision B (April 2013) to Revision C  | Paç | ge |
|----|----------------------------------------------------|-----|----|
| •  | Changed layout of National Data Sheet to TI format | 1   | 12 |

www.ti.com 11-Oct-2024

#### PACKAGING INFORMATION

| Orderable Device   | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| DS90C363MTD/NOPB   | NRND       | TSSOP        | DGG                | 48   | 38             | RoHS & Green | SN                            | Level-2-260C-1 YEAR |              | DS90C363MTD<br>>B    |         |
| DS90C363MTDX/NOPB  | NRND       | TSSOP        | DGG                | 48   | 1000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR |              | DS90C363MTD<br>>B    |         |
| DS90CF364MTD/NOPB  | ACTIVE     | TSSOP        | DGG                | 48   | 38             | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 85    | DS90CF364MTD<br>>B   | Samples |
| DS90CF364MTDX/NOPB | ACTIVE     | TSSOP        | DGG                | 48   | 1000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 85    | DS90CF364MTD<br>>B   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

www.ti.com 11-Oct-2024

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Oct-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS90C363MTDX/NOPB  | TSSOP           | DGG                | 48 | 1000 | 330.0                    | 24.4                     | 8.6        | 13.2       | 1.6        | 12.0       | 24.0      | Q1               |
| DS90CF364MTDX/NOPB | TSSOP           | DGG                | 48 | 1000 | 330.0                    | 24.4                     | 8.6        | 13.2       | 1.6        | 12.0       | 24.0      | Q1               |

www.ti.com 12-Oct-2024



## \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS90C363MTDX/NOPB  | TSSOP        | DGG             | 48   | 1000 | 356.0       | 356.0      | 45.0        |
| DS90CF364MTDX/NOPB | TSSOP        | DGG             | 48   | 1000 | 356.0       | 356.0      | 45.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Oct-2024

## **TUBE**



#### \*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DS90C363MTD/NOPB  | DGG          | TSSOP        | 48   | 38  | 495    | 10     | 2540   | 5.79   |
| DS90CF364MTD/NOPB | DGG          | TSSOP        | 48   | 38  | 495    | 10     | 2540   | 5.79   |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# DGG (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE PACKAGE

#### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated