

**[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013

# **LMP7707/LMP7708/LMP7709 Precision, CMOS Input, RRIO, Wide Supply Range Decompensated Amplifiers**

**Check for Samples: [LMP7707,](http://www.ti.com/product/lmp7707#samples) [LMP7708,](http://www.ti.com/product/lmp7708#samples) [LMP7709](http://www.ti.com/product/lmp7709#samples)**

- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 

- 
- 
- 
- 
- **• Instrumentation Amplifier**
- 

## **<sup>1</sup>FEATURES DESCRIPTION**

**<sup>23</sup>** The LMP7707/LMP7708/LMP7709 devices are **• Unless Otherwise Noted, Typical Values at** single, dual, and quad low offset voltage, rail-to-rail **<sup>V</sup><sup>S</sup> <sup>=</sup> 5V.** input and output precision amplifiers which each have **Input Offset Voltage (LMP7707) ±200 µV (Max)** a CMOS input stage and a wide supply voltage<br> **Input Offset Voltage (LMP7708/LMP7709)** range. The LMP7707/LMP7708/LMP7709 are part of **• Input Offset Voltage (LMP7708/LMP7709)** range. The LMP7707/LMP7708/LMP7709 are part of **±220 µV (Max)**<br>
the LMP<sup>™</sup> precision amplifier family and are ideal for<br>
sensor interface and other instrumentation **Input Bias Current ±200 fA**<br> **• Input Voltage Noise 9 nV/** $\sqrt{Hz}$  and **putically** at a gain of 6 and bigher<br> **• Example 21 a** gain of 6 and bigher **• Stable at a gain of 6 and higher.** 

**CMRR 130 dB**<br>**•** The ensured low offset voltage of less than  $\pm 200 \mu V$ <br>along with the ensured low input hias current of less **• Open Loop Gain 130 dB** along with the ensured low input bias current of less **• Temperature Range −40°C to 125°C** than ±1 pA make the LMP7707/LMP7708/LMP7709 **Gain Bandwidth Product (A<sub>V</sub> =10) 14 MHz** ideal for precision applications. The **• Cain Stable at a Gain of 10 or Higher CAINELAMP7707/LMP7708/LMP7709** are built utilizing VIP50 **• Stable at a Gain of 10 or Higher** technology, which allows the combination of a CMOS **•• Supply Current (LMP7707) 715 µA** input stage and a supply voltage range of 12V with rail-to-rail common mode voltage capability. The **• Supply Current (LMP7708) 1.5 mA** LMP7707/LMP7708/LMP7709 are the perfect choice **FORTAL SUPPLY CURRENT PROVISION PROVISION PROVISION PROVISION CURRENT PROVISION CONCEDUTED SUPPLY OF A SUPPLY OF A SUPPLY CONCEDUTED SUPPLY USE SUPPLY VOLTAGE SUPPLY VOLTAGE CHOOD PARTS<br>
<b>Supply Voltage Range 2.7V to 12V • Supply Voltage Range 2.7V to 12V** cannot operate due to the voltage conditions.

**Rail-to-Rail Input and Output Example 20 The unique design of the rail-to-rail input stage of** each of the LMP7707/LMP7708/LMP7709 **APPLICATIONS** significantly reduces the CMRR glitch commonly associated with rail-to-rail input amplifiers. Both sides **• High Impedance Sensor Interface** of the complimentary input stage have been trimmed, **• Battery Powered Instrumentation** thereby reducing the difference between the NMOS **• High Gain Amplifiers** and PMOS offsets. The output swings within 40 mV of either rail to maximize the signal dynamic range in **• DAC Buffer** applications requiring low supply voltage.

The LMP7707 is offered in the space-saving 5-pin **• Active Filters** SOT-23 and 8-pin SOIC packages, the LMP7708 is offered in the 8-pin VSSOP and 8-pin SOIC packages, and the quad LMP7709 is offered in the 14-pin TSSOP and 14-pin SOIC packages. These small packages are ideal solutions for area constrained PC boards and portable electronics.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. LMP is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

## **Open Loop Frequency Response**



### **Figure 1. Increased Bandwidth for Same Supply Current at AV> 10**

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **Absolute Maximum Ratings(1)(2)**



(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics tables.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC)Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

(4) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

## **Operating Ratings(1)**



(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics tables.

(2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.



**[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013

## **3V Electrical Characteristics(1)**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C, V<sup>+</sup> = 3V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2, and R<sub>L</sub> > 10 kΩ to V<sup>+</sup>/2. **Boldface** limits apply at the temperature extremes.



- (4) This parameter is specified by design and/or characterization and is not tested in production.
- (5) Positive current corresponds to current flowing into the device.

Copyright © 2007–2013, Texas Instruments Incorporated and Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW5B&partnum=LMP7707) Feedback 3

<sup>(1)</sup> Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

<sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlations using the Statistical Quality Control (SQC) method.

<sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.



SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

## **3V Electrical Characteristics[\(1\)](#page-6-0) (continued)**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C, V<sup>+</sup> = 3V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2, and R<sub>L</sub> > 10 kΩ to V<sup>+</sup>/2. **Boldface** limits apply at the temperature extremes.



(6) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

The short circuit test is a momentary test.

(8) The number specified is the slower of positive and negative slew rates.

## **5V Electrical Characteristics(1)**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2, and R<sub>L</sub> > 10 kΩ to V<sup>+</sup>/2. **Boldface** limits apply at the temperature extremes.



(1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

(2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlations using the Statistical Quality Control (SQC) method.

(3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

- This parameter is specified by design and/or characterization and is not tested in production.
- (5) Positive current corresponds to current flowing into the device.
- 



**[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013

## **5V Electrical Characteristics[\(1\)](#page-6-0) (continued)**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2, and R<sub>L</sub> > 10 kΩ to V<sup>+</sup>/2. **Boldface** limits apply at the temperature extremes.



(6) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>. The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.<br>(7) The short circuit test is a momentary test.

(8) The number specified is the slower of positive and negative slew rates.

SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



## **±5V Electrical Characteristics(1)**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = -5V, V<sub>CM</sub> = 0V, and R<sub>L</sub> > 10 kΩ to 0V. **Boldface** limits apply at the temperature extremes.



- (4) This parameter is specified by design and/or characterization and is not tested in production.
- (5) Positive current corresponds to current flowing into the device.
- 6 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW5B&partnum=LMP7707) Feedback Copyright © 2007–2013, Texas Instruments Incorporated

<sup>(1)</sup> Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

<sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlations using the Statistical Quality Control (SQC) method.

<sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.



**[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013

## **±5V Electrical Characteristics[\(1\)](#page-6-0) (continued)**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = -5V, V<sub>CM</sub> = 0V, and R<sub>L</sub> > 10 kΩ to 0V. **Boldface** limits apply at the temperature extremes.



<span id="page-6-0"></span>(6) The maximum power dissipation is a function of T<sub>J(ΜΑΧ)</sub>, θ<sub>JA</sub>. The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.<br>(7) The short circuit test is a momentary test.

(8) The number specified is the slower of positive and negative slew rates.



SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

**Connection Diagrams**







**Figure 4. LMP7708 8-Pin VSSOP (See DGK Figure 5. LMP7709 14-Pin TSSOP (See PW Package) Package)**





**LMP7708 8-Pin SOIC (See D Package) LMP7709 14-Pin SOIC (See D Package)**

**[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013





## **Typical Performance Characteristics**

Unless otherwise specified,  $T_A = 25^{\circ}C$ ,  $V_{CM} = V_S/2$ ,  $R_L > 10$  kΩ connected to  $(V^+ + V^-)/2$ 















SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



10 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW5B&partnum=LMP7707) Feedback Copyright © 2007–2013, Texas Instruments Incorporated

**EXAS** 

**[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013



**EXAS** 

**STRUMENTS** 

**Figure 22. Figure 23.**

SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



12 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW5B&partnum=LMP7707) Feedback Copyright © 2007–2013, Texas Instruments Incorporated

**[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013





## **Typical Performance Characteristics (continued)**















### **Figure 30. Figure 31.**





**Figure 34. Figure 35.**

SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



14 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW5B&partnum=LMP7707) Feedback Copyright © 2007–2013, Texas Instruments Incorporated

Product Folder Links: [LMP7707](http://www.ti.com/product/lmp7707?qgpn=lmp7707) [LMP7708](http://www.ti.com/product/lmp7708?qgpn=lmp7708) [LMP7709](http://www.ti.com/product/lmp7709?qgpn=lmp7709)

Texas **NSTRUMENTS** 

**[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013



FREQUENCY (Hz)

**Figure 44.**

E.

SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



## **APPLICATION INFORMATION**

### **LMP7707/LMP7708/LMP7709**

The LMP7707/LMP7708/LMP7709 devices are single, dual and quad low offset voltage, rail-to-rail input and output precision amplifiers each with a CMOS input stage and the wide supply voltage range of 2.7V to 12V. The LMP7707/LMP7708/LMP7709 have a very low input bias current of only ±200 fA at room temperature.

The wide supply voltage range of 2.7V to 12V over the extensive temperature range of −40°C to 125°C makes either the LMP7707, LMP7708 or LMP7709 an excellent choice for low voltage precision applications with extensive temperature requirements.

The LMP7707/LMP7708/LMP7709 have only  $\pm 37$  µV of typical input referred offset voltage and this offset is ensured to be less than  $\pm 500$  µV for the single and  $\pm 520$  µV for the dual and quad over temperature. This minimal offset voltage allows more accurate signal detection and amplification in precision applications.

The low input bias current of only ±200 fA along with the low input referred voltage noise of 9 nV/√Hz give the LMP7707/LMP7708/LMP7709 superior qualities for use in sensor applications. Lower levels of noise introduced by the amplifier mean better signal fidelity and a higher signal-to-noise ratio.

The LMP7707/LMP7708/LMP7709 are stable for a gain of 6 or higher. With proper compensation though, the LMP7707, LMP7708 or LMP7709 can be operational at a gain of  $\pm 1$  and still maintain much faster slew rates than comparable fully compensated amplifiers. The increase in bandwidth and slew rate is obtained without any additional power consumption.

Texas Instruments is heavily committed to precision amplifiers and the market segment they serve. Technical support and extensive characterization data is available for sensitive applications or applications with a constrained error budget.

The LMP7707 is offered in the space-saving 5-pin SOT-23 and 8-pin SOIC packages, the LMP7708 comes in the 8-pin VSSOP and 8-pin SOIC packages, and the LMP7709 is offered in the 14-pin TSSOP and 14-pin SOIC packages. These small packages are ideal solutions for area constrained PC boards and portable electronics.

## **CAPACITIVE LOAD**

The LMP7707/LMP7708/LMP7709 devices can each be connected as a non-inverting voltage follower. This configuration is the most sensitive to capacitive loading.

The combination of a capacitive load placed on the output of an amplifier along with the amplifier's output impedance creates a phase lag which in turn reduces the phase margin of the amplifier. If the phase margin is significantly reduced, the response will be either underdamped or it will oscillate.

<span id="page-15-0"></span>In order to drive heavier capacitive loads, an isolation resistor,  $R_{ISO}$ , as shown in the circuit in [Figure](#page-15-0) 45 should be used. By using this isolation resistor, the capacitive load is isolated from the amplifier's output, and hence, the pole caused by  $C_L$  is no longer in the feedback loop. The larger the value of  $R_{\rm ISO}$ , the more stable the output voltage will be. If values of  $R_{\text{ISO}}$  are sufficiently large, the feedback loop will be stable, independent of the value of C<sub>L</sub>. However, larger values of R<sub>ISO</sub> result in reduced output swing and reduced output current drive.



**Figure 45. Isolating Capacitive Load**



### **INPUT CAPACITANCE**

CMOS input stages inherently have low input bias current and higher input referred voltage noise. The LMP7707/LMP7708/LMP7709 enhances this performance by having the low input bias current of only  $\pm 200$  fA, as well as a very low input referred voltage noise of 9 nV/√Hz. In order to achieve this a large input stage has been used. This large input stage increases the input capacitance of the LMP7707/LMP7708/LMP7709. The typical value of this input capacitance,  $C_{IN}$ , for the LMP7707/LMP7708/LMP7709 is 25 pF. The input capacitance will interact with other impedances such as gain and feedback resistors, which are seen on the inputs of the amplifier, to form a pole. This pole will have little or no effect on the output of the amplifier at low frequencies and DC conditions, but will play a bigger role as the frequency increases. At higher frequencies, the presence of this pole will decrease phase margin and will also cause gain peaking. In order to compensate for the input capacitance, care must be taken in choosing the feedback resistors. In addition to being selective in picking values for the feedback resistor, a capacitor can be added to the feedback path to increase stability.



**Figure 46. Compensating for Input Capacitance**

Using this compensation method will have an impact on the high frequency gain of the op amp, due to the frequency dependent feedback of this amplifier. Low gain settings can, again, introduce instability issues.

## **DIODES BETWEEN THE INPUTS**

The LMP7707/LMP7708/LMP7709 have a set of anti-parallel diodes between the input pins, as shown in [Figure](#page-16-0) 47. These diodes are present to protect the input stage of the amplifier. At the same time, they limit the amount of differential input voltage that is allowed on the input pins. A differential signal larger than one diode voltage drop might damage the diodes. The differential signal between the inputs needs to be limited to ±300 mV or the input current needs to be limited to  $\pm 10$  mA. Exceeding these limits will damage the part.



**Figure 47. Input of the LMP7707**

## <span id="page-16-0"></span>**TOTAL NOISE CONTRIBUTION**

The LMP7707/LMP7708/LMP7709 have very low input bias current, very low input current noise and very low input voltage noise. As a result, these amplifiers are ideal choices for circuits with high impedance sensor applications.

[Figure](#page-17-0) 48 shows the typical input noise of the LMP7707/LMP7708/LMP7709 as a function of source resistance. The total noise at the input can be calculated using [Equation](#page-17-1) 1.

Copyright © 2007–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW5B&partnum=LMP7707) Feedback 17

<span id="page-17-1"></span>SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

m a

$$
e_{ni} = \sqrt{e_n^2 + e_i^2 + e_t^2}
$$

where

- $e_{ni}$  is the total noise on the input
- $e_n$  denotes the input referred voltage noise
- e<sub>i</sub> is the voltage drop across source resistance due to input referred current noise or  $e_i = R_S * i_n$
- $e_t$  is the thermal noise of the source resistance (1)  $\qquad (1)$

The input current noise of the LMP7707/LMP7708/LMP7709 is so low that it will not become the dominant factor in the total noise unless source resistance exceeds 300 MΩ, which is an unrealistically high value.

As is evident in [Figure](#page-17-0) 48, at lower  $R_S$  values, the total noise is dominated by the amplifier's input voltage noise. Once  $R_S$  is larger than a few kilo-Ohms, then the dominant noise factor becomes the thermal noise of  $R_S$ . As mentioned before, the current noise will not be the dominant noise factor for any practical application.



**Figure 48. Total Input Noise**

## <span id="page-17-0"></span>**HIGH IMPEDANCE SENSOR INTERFACE**

Many sensors have high source impedances that may range up to 10 MΩ. The output signal of sensors often needs to be amplified or otherwise conditioned by means of an amplifier. The input bias current of this amplifier can load the sensor's output and cause a voltage drop across the source resistance as shown in [Figure](#page-18-0) 49, where  $V_{IN}$  + =  $V_S - I_{BIAS}$ <sup>\*</sup> $R_S$ 

The last term,  $I_{BIAS}R_S$ , shows the voltage drop across  $R_S$ . To prevent errors introduced to the system due to this voltage, an op amp with very low input bias current must be used with high impedance sensors. This is to keep the error contribution by  $I_{BIAS}R_S$  less than the input voltage noise of the amplifier, so that it will not become the dominant noise factor. The LMP7707/LMP7708/LMP7709 have very low input bias current, typically 200 fA.



**[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013



**Figure 49. Noise Due to IBIAS** 

## <span id="page-18-0"></span>**USAGE OF DECOMPENSATED AMPLIFIERS**

This section discusses the differences between compensated and decompensated op amps and presents the advantages of decompensated amplifiers. In high gain applications decompensated amplifiers can be used without any changes compared to standard amplifiers. However, for low gain applications special frequency compensation measures have to be taken to ensure stability.

Feedback circuit theory is discussed in detail, in particular as it applies to decompensated amplifiers. Bode plots are presented for a graphical explanation of stability analysis. Two solutions are given for creating a feedback network for decompensated amplifiers when relatively low gains are required: A simple resistive feedback network and a more advanced frequency dependent feedback network with improved noise performance. Finally, a design example is presented resulting in a practical application. The results are compared to fully compensated amplifiers (Texas Instruments LMP7701/LMP7702/LMP7704).

## **COMPENSATED AMPLIFIERS**

A (fully) compensated op amp is designed to operate with good stability down to gains of  $\pm 1$ . For this reason, the compensated op amp is also called a unity gain stable op amp.

[Figure](#page-18-1) 50 shows the Open Loop Response of a compensated amplifier.



## **Figure 50. Open Loop Frequency Response Compensated Amplifier (LMP7701)**

<span id="page-18-1"></span>This amplifier is unity gain stable, because the phase shift is still < 180°, when the gain crosses 0 dB (unity gain).

SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

20 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW5B&partnum=LMP7707) Feedback Copyright © 2007–2013, Texas Instruments Incorporated

Stability can be expressed in two different ways:

**Phase Margin**This is the phase difference between the actual phase shift and 180°, at the point where the gain is 0 dB.

**Gain Margin**This is the gain difference relative to 0 dB, at the frequency where the phase shift crosses the 180°.

The amplifier is supposed to be used with negative feedback but a phase shift of 180° will turn the negative feedback into positive feedback, resulting in oscillations. A phase shift of 180° is not a problem when the gain is smaller than 0 dB, so the critical point for stability is 180° phase shift at 0 dB gain. The gain margin and phase margin express the margin enhancing overall stability between the amplifiers response and this critical point.

## **DECOMPENSATED AMPLIFIERS**

Decompensated amplifiers, such as the LMP7707/LMP7708/LMP7709, are designed to maximize the bandwidth and slew rate without any additional power consumption over the unity gain stable op amp. That is, a decompensated op amp has a higher bandwidth to power ratio than an equivalent compensated op amp. Compared with the unity gain stable amplifier, the decompensated version has the following advantages:

- 1. A wider closed loop bandwidth
- 2. Better slew rate due to reduced compensation capacitance within the op amp
- <span id="page-19-0"></span>3. Better Full Power Bandwidth, given with [Equation](#page-19-0) 2

$$
\mathsf{FPBW} = \frac{\mathsf{SR}}{2 \pi V_P}
$$

[Figure](#page-19-1) 51 shows the frequency response of the decompensated amplifier.

FREQUENCY (Hz) **Figure 51. Open Loop Frequency Response Decompensated Amplifier (LMP7707)**

<span id="page-19-1"></span>As shown in [Figure](#page-19-1) 51, the reduced internal compensation moves the first pole to higher frequencies. The second open loop pole for the LMP7707/LMP7708/LMP7709 occurs at 4 MHz. The extrapolated unity gain (see dashed line in [Figure](#page-19-1) 51) occurs at 14 MHz. An ideal two pole system would give a phase margin of > 45° at the location of the second pole. Unfortunately, the LMP7707/LMP7708/LMP7709 have parasitic poles close to the second pole, giving a phase margin closer to 0°. The LMP7707/LMP7708/LMP7709 can be used at frequencies where the phase margin is  $> 45^{\circ}$ . The frequency where the phase margin is  $45^{\circ}$  is at 2.4 MHz. The corresponding value of the open loop gain (also called  $G_{MIN}$ ) is 6 times.

Stability has only to do with the loop gain and not with the forward gain (G) of the op amp. For high gains, the feedback network is attenuating and this reduces the loop gain; therefore the op amp will be stable for  $G > G_{\text{MIN}}$ and no special measures are required. For low gains the feedback network attenuation may not be sufficient to ensure loop stability for a decompensated amplifier. However, with an external compensation network decompensated amplifiers can still be made stable while maintaining their advantages over unity gain stable amplifiers.





**[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013

## **EXTERNAL COMPENSATION FOR GAINS LOWER THAN GMIN.**

This section explains how decompensated amplifiers can be used in configurations requiring a gain lower than  $G_{M1N}$ . In the next sections the concept of the feedback factor is introduced. Subsequently, an explanation is given how stability can be determined using the frequency response curve of the op amp together with the feedback factor. Using the circuit theory, it will be explained how decompensated amplifiers can be stabilized at lower gains.

## **FEEDBACK THEORY**

Stability issues can be analyzed by verifying the loop gain function GF, where G is the open loop gain of the amplifier and F is the feedback factor of the feedback circuit.

The feedback function (F) of arbitrary electronic circuits, as shown in [Figure](#page-20-0) 52, is defined as the ratio of the input and output signal of the same circuit.



### **Figure 52. Op Amp with Resistive Feedback. (a) Non-inverting (b) Inverting**

<span id="page-20-0"></span>The feedback function for a three-terminal op amp as shown in [Figure](#page-20-0) 52 is the feedback voltage  $V_A - V_B$  across the op amp input terminals relative to the op amp output voltage,  $V_{\text{OUT}}$ . That is

$$
F = \frac{V_A - V_B}{V_{OUT}}
$$

(3)

(7)

## **GRAPHICAL EXPLANATION OF STABILITY ANALYSIS**

Stability issues can be observed by verifying the closed loop gain function GF. In the frequencies of interest, the open loop gain (G) of the amplifier is a number larger than 1 and therefore positive in dB. The feedback factor (F) of the feedback circuit is an attenuation and therefore negative in dB. For calculating the closed loop gain GF in dB we can add the values of G and F (both in dB).

One practical approach to stabilizing the system, is to assign a value to the feedback factor F such that the remaining loop gain GF equals one (unity gain) at the frequency of  $G_{MIN}$ . This realizes a phase margin of 45° or greater. This results in the following requirement for stability:  $1/F > G_{MIN}$ . The inverse feedback factor  $1/F$  is constant over frequency and should intercept the open loop gain at a value in dB that is greater than or equal to G<sub>MIN</sub>.

<span id="page-20-1"></span>The inverse feedback factor for both configurations shown in [Figure](#page-20-0) 52, is given by:

$$
\frac{1}{F} = 1 + \frac{R_F}{R_1} \tag{4}
$$

The closed loop gain for the non-inverting configuration (a) is:

$$
A_{CL} = 1 + \frac{R_F}{R_1} = \frac{1}{F}
$$
 (5)

The closed loop gain for the inverting configuration (b) is:

$$
A_{CL} = -\frac{R_F}{R_1} = 1 - \frac{1}{F}
$$
 (6)

 $A_{CL} = -\frac{F}{R_1} = 1 -$ <br>table operation the for a non-invertical<br> $|A_{CL}|$ (min) = G<sub>min</sub> For stable operation the phase margin must be equal to or greater than 45°. The corresponding closed loop gain  $\mathsf{G}_{\mathsf{MIN}}$ , for a non-inverting configuration, is

Copyright © 2007–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW5B&partnum=LMP7707) Feedback 21

 $|A_{CL}|(min) = G_{min} - 1$ 

For an inverting configuration:

SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



If  $R_1$  and  $R_F$  and are chosen so that the closed loop gain is lower than the minimum gain required for stability, then  $1/F$  intersects the open loop gain curve for a value that is lower than  $G_{MIN}$ . For example, assume the  $G_{MIN}$  is equal to 10 V/V (20 dB). This is shown as the dashed line in [Figure](#page-21-0) 53. The resistor choice of R<sub>F</sub> = R<sub>1</sub> = 2 kΩ makes the inverse feedback equal 2 V/V (6 dB), shown in [Figure](#page-21-0) 53 as the solid line. The intercept of G and 1/F represents the frequency for which the loop gain is identical to 1 (0 dB). Consequently, the total phase shift at the frequency of this intercept determines the phase margin and the overall system stability. In this system example  $1/F$  crosses the open loop gain at a frequency which is larger than the frequency where  $G_{MIN}$  occurs, therefore this system has less than 45° phase margin and is most likely instable.



## <span id="page-21-0"></span>**RESISTIVE COMPENSATION**

A straightforward way to achieve a stable amplifier configuration is to add a resistor  $R<sub>C</sub>$  between the inverting and the non-inverting inputs as shown in [Figure](#page-21-1) 54.



RF

## **Figure 54. Op Amp with Compensation Resistor between Inputs**

<span id="page-21-1"></span>This additional resistor  $R<sub>C</sub>$  will not affect the closed loop gain of the amplifier but it will have positive impact on the feedback network.

<span id="page-21-2"></span>The inverse feedback function of this circuit is:

$$
\frac{1}{F} = 1 + \frac{R_F}{R_1 / R_c} = 1 + \frac{R_F}{R_1} + \frac{R_F}{R_c}
$$



**STRUMENTS** 



Proper selection of the value of  $R_c$  results in the shifting of the 1/F function to  $G_{MIN}$  or greater, thus fulfilling the condition for circuit stability. The compensation technique of reducing the loop gain may be used to stabilize the circuit for the values given in the previous example, that is G<sub>MIN</sub> = 20 dB and  $R_F = R_1 = 2$  kΩ. A resistor value of 250 Ω applied between the amplifier inputs shifts the 1/F curve to the value G<sub>MIN</sub> (20 dB) as shown by the dashed line in [Figure](#page-22-0) 55. This results in overall stability for the circuit. This figure shows a combination of the open and closed loop gain and the inverse feedback function.

This example, represented by [Figure](#page-21-0) 52 and Figure 53, is generic in the sense that the  $G_{MIN}$  as specified did not distinguish between inverting and non-inverting configurations.



**Figure 55. Compensation with Reduced Loop Gain**

<span id="page-22-0"></span>The technique of reducing loop gain to stabilize a decompensated op amp circuit will be illustrated using the noninverting input configuration shown in [Figure](#page-22-1) 56.



**Figure 56. Closed Loop Gain Analysis with R<sup>C</sup>**

<span id="page-22-1"></span>The effect of the choice of resistor  $R<sub>C</sub>$  in [Figure](#page-22-1) 56 on the closed loop gain can be analyzed in the following manner:

<span id="page-22-2"></span>Assume the voltage at the inverting input of the op amp is  $V_x$ . Then,

 $(V_{IN} - V_X)$  G =  $V_{OUT}$ 

where

• G is the open loop gain of the op amp (10)

$$
\frac{V_X}{R_1} + \frac{V_X - V_{IN}}{R_C} = \frac{V_{OUT} - V_X}{R_F}
$$
\n(11)

<span id="page-22-3"></span>Combining [Equation](#page-22-2) 10, [Equation](#page-22-3) 11, and [Equation](#page-21-2) 9 produces the following equation for closed loop gain,

### Copyright © 2007–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW5B&partnum=LMP7707) Feedback 23

<span id="page-23-0"></span>SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

$$
\frac{V_{\text{OUT}}}{V_{\text{IN}}} = \frac{1 + \frac{R_F}{R_1}}{1 + \frac{1}{GF}}
$$
\n(12)

By inspection of [Equation](#page-23-0) 12,  $R_C$  does not affect the ideal closed loop gain. In this example where  $R_F = R_1$ , the closed loop gain remains at 6 dB as long as GF >> 1. The closed loop gain curve is shown as the solid line in [Figure](#page-22-0) 55.

The addition of  $R<sub>C</sub>$  affects the circuit in the following ways:

**1.** 1/F is moved to a higher gain, resulting in overall system stability.

However, adding  $R<sub>C</sub>$  results in reduced loop gain and increased noise gain. The noise gain is defined as the inverse of the feedback factor, F. The noise gain is the gain from the amplifier input referred noise to the output. In effect, loop gain is traded for stability.

**2.** The ideal closed loop gain retains the same value as the circuit without the compensation resistor R<sub>C</sub>.

## **LEAD-LAG COMPENSATION**

This section presents a more advanced compensation technique that can be used to stabilize amplifiers. The increased noise gain of the prior circuit is prevented by reducing the low frequency attenuation of the feedback circuit. This compensation method is called Lead-Lag compensation. Lead-lag compensation components will be analyzed and a design example using this procedure will be discussed.

The feedback function in a lead-lag compensation circuit is shaped using a resistor and a capacitor. They are chosen in a way that ensures sufficient phase margin.

[Figure](#page-23-1) 57 shows a Bode plot containing: the open loop gain of the decompensated amplifier, a feedback function without compensation and a feedback function with lead-lag compensation.



## **Figure 57. Bode Plot of Open Loop gain G and 1/F with and without Lead-Lag Compensation**

<span id="page-23-1"></span>The shaped feedback function presented in [Figure](#page-23-1) 57 can be realized using the amplifier configuration in [Figure](#page-24-0) 58. Note that resistor  $R_p$  is only used for compensation of the input voltage caused by the I<sub>BIAS</sub> current.  $R_p$ can be used to introduce more freedom for calculating the lead-lag components. This will be discussed later in this section.

**ISTRUMENTS** 



**[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013



## **Figure 58. LMP7707 with Lead-Lag Compensation for Inverting Configuration**

<span id="page-24-0"></span>The inverse feedback factor of the circuit in [Figure](#page-24-0) 58 is:

$$
\frac{1}{F} = (1 + \frac{R_F}{R_1})(\frac{1 + s(R_C + R_1)/R_F + R_P)C}{1 + sR_C C})
$$
\n(13)

<span id="page-24-2"></span>The pole of the inverse feedback function is located at:

$$
f_P = \frac{1}{2\pi R_C C} \tag{14}
$$

The zero of the inverse feedback function is located at:

$$
f_{\rm P} = \frac{1}{2\pi R_{\rm C}C}
$$
\n(14)\n
$$
f_{\rm Z} = \frac{1}{2\pi (R_{\rm C} + R_{\rm 1}/R_{\rm F} + R_{\rm P})\,C}
$$
\n(15)

The low frequency inverse feedback factor is given by:

$$
f_Z = \frac{1}{2\pi(R_C + R_1/(R_F + R_P))C}
$$
\n(15)

\nW frequency inverse feedback factor is given by:

\n
$$
\frac{1}{F}\Big|_{f=0} = 1 + \frac{R_F}{R_1}
$$
\n(16)

<span id="page-24-1"></span>The high frequency inverse feedback factor is given by:

$$
\frac{1}{F}\bigg|_{f=\infty} = (1 + \frac{R_F}{R_1})(1 + \frac{R_P + R_1 / R_F}{R_C})
$$
\n(17)

From these formulas, we can tell that

- 1. The 1/F's zero is located at a lower frequency compared to 1/F's pole.
- 2. The intersection point of 1/F and the open loop gain G is determined by the choice of resistor values for  $R<sub>P</sub>$ and  $R_C$  if the values of  $R_1$  and  $R_F$  are set before compensation.
- 3. This procedure results in the creation of a pole-zero pair, the positions of which are interdependent.
- 4. This pole-zero pair is used to:
	- Raise the 1/F value to a greater value in the region immediately to the left of its intercept with the A function in order to meet the  $G_{min}$  requirement.
	- Achieve the preceding with no additional loop phase delay.
- 5. The location of the 1/F zero is determined by the following conditions:
	- The value of 1/F at low frequency.
	- The value of 1/F at the intersection point.
	- The location of 1/F pole.



Note that the constraint 1/F  $\geq$  G<sub>min</sub> needs to be satisfied only in the vicinity of the intersection of G and 1/F; 1/F can be shaped elsewhere as needed. Two rules must be satisfied in order to maintain adequate phase margin.

- **Rule** 1 The plot of 1/F should intersect with the plot of the open loop gain at a value larger than G<sub>MIN</sub>. At that point, the open loop gain G has a phase margin of 45°. The location f<sub>2</sub> in [Figure](#page-25-0) 59 illustrates the proper intersection point for the LMP7707/LMP7708/LMP7709 using the circuit of [Figure](#page-24-0) 58. The intersection of G and 1/F at the op amp's second pole location is the 45° phase margin reference point.
- **Rule 2**The 1/F pole (see [Figure](#page-25-0) 59) should be positioned at the frequency that is at least one decade below the intersection point  $f_2$  of 1/F and G. This positioning takes full advantage of the 90 $^{\circ}$  of phase lead brought about by the 1/F pole. This additional phase lead accompanies the increase in magnitude of 1/F observed at frequencies greater than the 1/F pole.

The resulting system has approximately 45° of phase margin, based upon the fact that the open loop gain's dominant pole and the second pole are more than one decade apart and that the open loop gain has no other pole within one decade of its intersection point with 1/F. If there is a third pole in the open loop gain G at a frequency greater than  $f_2$  and if it occurs less than a decade above that frequency, then there will be an effect on phase margin.

## **DESIGN EXAMPLE**

The input lead-lag compensation method can be applied to an application using the LMP7707, LMP7708 or LMP7709 in an inverting configuration, as shown in [Figure](#page-24-0) 58.



**Figure 59. LMP7707 Open Loop Gain and 1/F Lead-Lag Feedback Network.**

<span id="page-25-0"></span>[Figure](#page-25-0) 59 shows that  $G_{MIN} = 16$  dB and  $f_2$  (intersection point) = 2.4 MHz.

A gain of 6 dB (or a magnitude of  $-1$ ) is well below the LMP7707's G<sub>MIN</sub>. Without external lead-lag compensation, the inverse feedback factor is found using [Equation](#page-20-1) 4 which applies to both inverting and non-inverting configurations. Unity gain implementation for the inverting configuration means  $R_F = R_1$ , and 1/F = 2 (6 dB).

### **Procedure:**

The compensation circuit shown in [Figure](#page-24-0) 58 is implemented. The inverse feedback function is shaped by the solid line in [Figure](#page-25-0) 59. The 1/F plot is 6 dB at low frequencies. At higher frequencies, it is made to intersect the loop gain G at frequency  $f_2$  with gain amplitude of 16 dB (G<sub>MIN</sub>), which equals a magnitude of six times. This follows the recommendations in Rule 1. The 1/F pole  $f<sub>p</sub>$  is set one decade below the intersection point ( $f<sub>2</sub> = 2.4$ MHz) as given in Rule 2, and results in a frequency  $f_p = 240$  kHz. The next steps should be taken to calculate the values of the compensation components:

**Step 1)** Set 1/F equal to  $G_{MIN}$  using [Equation](#page-24-1) 17. This gives a value for resistor  $R_C$ .

**Step 2)**Set the 1/F pole one decade below the intersection point using [Equation](#page-24-2) 14. This gives a value for capacitor C.



### **[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013

This method uses bode plot approximation. Some fine-tuning may be needed to get the best results.

### **Calculations:**

As described in Step 1, use [Equation](#page-24-1) 17:

$$
\frac{1}{F}\bigg|_{f=\infty} = (1 + \frac{R_F}{R_1})(1 + \frac{R_P + R_1 / R_F}{R_C}) = 6 \text{ V/V}
$$
\n(18)

<span id="page-26-0"></span>Now substitute  $R_F/R_1 = 1$  into the equation above since this is a unity gain, inverting amplifier, then

$$
R_P + R_1 / R_F = 2 R_C \tag{19}
$$

According to Step 2 use [Equation](#page-24-2) 14:

$$
f_P = \frac{1}{2\pi R_C C} = 240 \text{ kHz}
$$
\n
$$
(20)
$$

which leads to:

$$
C = \frac{1}{2\pi f R_C} \tag{21}
$$

Choose a value of R<sub>F</sub> that is below 2 kΩ, in order to minimize the possibility of shunt capacitance across high value resistors producing a negative effect on high frequency operation. If R<sub>F</sub> = R<sub>1</sub> = 1 kΩ, then R<sub>F</sub> // R<sub>1</sub> = 500 Ω. For simplicity, choose  $\overline{R}_P = 0$   $\Omega$ . The value of  $\overline{R}_C$  is derived from [Equation](#page-26-0) 19 and has a value of  $R_C = 250 \Omega$ . This is not a standard value. A value of  $R_C = 330 \Omega$  is a first choice (using 10% tolerance components).

The value of capacitor C is 2.2 nF. This value is significantly higher than the parasitic capacitances associated with passive components and board layout, and is therefore a good solution.

### **Bench results:**

For bench evaluation the LMP7707 in an inverting configuration has been verified under three different conditions:

- Uncompensated
- Lead-lag compensation resulting in a phase margin of 45°
- Lead lag overcompensation resulting in a phase margin larger than 45°

The calculated components for these three conditions are



**FXAS ISTRUMENTS** 

SNOSAW5B –JUNE 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

[Figure](#page-27-0) 60 shows the results of the compensation of the LMP7707.



TIME  $(1 \mu s/DIV)$ 

### **Figure 60. Bench Results for Lead- Lag Compensation**

<span id="page-27-0"></span>The top waveform shows the output response of a uncompensated LMP7707 using no external compensation components. This trace shows ringing and is unstable (as expected). The middle waveform is the response of a compensated LMP7707 using the compensation components calculated with the described procedure. The response is reasonably well behaved. The bottom waveform shows the response of an overcompensated LMP7707.

Finally, [Figure](#page-27-1) 61 compares the step response of the compensated LMP7707 to that of the unity gain stable LMP7701. The increase in dynamic performance is clear.



### **Figure 61. Bench Results for Comparison of LMP7701 and LMP7707**

<span id="page-27-2"></span><span id="page-27-1"></span>The application of input lead-lag compensation to a decompensated op amp enables the realization of circuit gains of less than the minimum specified by the manufacturer. This is accomplished while retaining the advantageous speed versus power characteristic of decompensated op amps.

**[www.ti.com](http://www.ti.com)** SNOSAW5B –JUNE 2007–REVISED MARCH 2013

## **REVISION HISTORY**









## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



www.ti.com 10-Dec-2020

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024





## **TEXAS NSTRUMENTS**

www.ti.com 25-Sep-2024

## **TUBE**



## **B - Alignment groove width**

### \*All dimensions are nominal





# **PACKAGE OUTLINE**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Refernce JEDEC MO-178.
- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



# **EXAMPLE BOARD LAYOUT**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

# **DGK0008A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# **EXAMPLE BOARD LAYOUT**

### **DGK0008A VSSOP - 1.1 mm max height** TM

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



# **EXAMPLE STENCIL DESIGN**

## **DGK0008A VSSOP - 1.1 mm max height** TM

SMALL OUTLINE PACKAGE



NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

# **D0014A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# **EXAMPLE BOARD LAYOUT**

# **D0014A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0014A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

## **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

## **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

## **PW0014A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# **EXAMPLE BOARD LAYOUT**

# **PW0014A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **PW0014A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated