







[Reference](http://www.ti.com/tool/TIDA-00724?dcmp=dsproject&hqs=rd) Design



**[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)**

SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017

# **TLV320AIC3109-Q1 Automotive, Low-Power, 96-kHz, Mono Audio Codec**

# <span id="page-0-1"></span>**1 Features**

- <span id="page-0-3"></span>Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
	- Temperature Grade 2: –40°C to +105°C
	- HBM ESD Classification 2
	- CDM ESD Classification C4B
- <span id="page-0-2"></span>• Mono Audio DAC:
	- 102-dBA Signal-to-Noise Ratio
	- Supports Sample Rates From 8 kHz to 96 kHz
	- 3D, Bass, Treble, EQ, or De-Emphasis Effects
- Mono Audio ADC:
	- 92-dBA Signal-to-Noise Ratio
	- Supports Sample Rates From 8 kHz to 96 kHz
	- Digital Signal Processing and Noise Filtering
- Four Audio Input Pins:
	- Up to Two Differential Inputs
	- Up to Two Single-Ended Inputs
- Six Audio Output Drivers:
	- One Fully Differential or Two Single-Ended Headphone Drivers
	- Mono Pair of Fully-Differential Line Outputs
- Low Power: 14-mW Mono, 48-kHz Playback With 3.3-V Analog Supply
- Ultra-Low Power Mode With Passive Analog Bypass
- <span id="page-0-0"></span>• Front-End Programmable Gain Amplifier (PGA)
- Programmable Digital Gain for DAC Playback
- Automatic Gain Control (AGC) for Record
- Programmable Microphone Bias
- Programmable PLL for Flexible Clock Generation
- I<sup>2</sup>C Control Bus
- Audio Data Formats: I<sup>2</sup>S, Left- and Right-Justified, DSP, and TDM
- Power Supplies:
	- Analog (AVDD, DRVDD): 2.7 V to 3.6 V
	- Digital Core (DVDD): 1.525 V to 1.95 V
	- Digital I/O (IOVDD): 1.1 V to 3.6 V
- Available in Two VQFN-32 Package Options:
	- Non-Wettable (6PAIC3109TRHBRQ1)
	- Wettable-Flank (6PAIC3109TWRHMRQ1)

# **2 Applications**

• Emergency Call (eCall) Systems

 $22$ 

- Telematics Control Unit (TCU)
- Automotive Head Units

# **3 Description**

The TLV320AIC3109-Q1 device is a low-power mono audio codec with a mono headphone amplifier and multiple input and output channels that are programmable in single-ended or fully differential configurations. The device includes extensive register-based power control, allowing 48-kHz digitalto-analog converter (DAC) playback at as little as 14-mW consumption, making the device well-suited for low-power applications.

The record path of the TLV320AIC3109-Q1 contains integrated microphone bias, a digitally controlled microphone preamplifier, automatic gain control (AGC), a flexible front-end multiplexer (MUX), and a front-end analog mixer (MIX). During record, programmable filters can remove audible noise. The playback path includes MIX and MUX capability from the mono DAC and selected inputs, through programmable volume controls, to the various outputs.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the datasheet.

# **Simplified Diagram**



2

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



**EXAS** 



#### **[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1) [www.ti.com](http://www.ti.com)** SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017

# <span id="page-2-0"></span>**5 Pin Configuration and Functions**



NOTE: Connect the device thermal pad to DRVSS.

#### **Pin Functions**



Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLASE93A&partnum=TLV320AIC3109-Q1) Feedback*

# **Pin Functions (continued)**



# <span id="page-3-0"></span>**6 Specifications**

# <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings**



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) ESD compliance tested to EIA/JESD22-A114-B and passed.

# <span id="page-3-2"></span>**6.2 ESD Ratings**



(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# <span id="page-4-0"></span>**6.3 Recommended Operating Conditions**



# <span id="page-4-1"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/lit/pdf/spra953) and IC Package Thermal Metrics* application report.

#### **[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)**

SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**

**STRUMENTS** 

XAS

# <span id="page-5-0"></span>**6.5 Electrical Characteristics**

at 25°C, AVDD = DRVDD = IOVDD = 3.3 V, DVDD = 1.8 V,  $f_s$  = 48 kHz, and 16-bit audio data (unless otherwise noted)



(1) Ratio of output level with 1-kHz, full-scale, sine-wave input to the output level with the inputs short-circuited, measured A-weighted over a 20-Hz to 20-kHz bandwidth using an audio analyzer.

(2) All performance measurements done with 20-kHz, low-pass filter and an A-weighted filter, where noted. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the *Electrical Characteristics*. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values.



### **Electrical Characteristics (continued)**

at 25°C, AVDD = DRVDD = IOVDD = 3.3 V, DVDD = 1.8 V,  $f_s$  = 48 kHz, and 16-bit audio data (unless otherwise noted)



(3) Unless otherwise noted, all measurements use an output common-mode voltage setting of 1.35 V, a 0-dB output level control gain, and a 16-Ω single-ended load.

# **Electrical Characteristics (continued)**

at 25°C, AVDD = DRVDD = IOVDD = 3.3 V, DVDD = 1.8 V,  $f_s$  = 48 kHz, and 16-bit audio data (unless otherwise noted)



(4) Ratio of output level with a 1-kHz, full-scale input to the output level playing an all-zero signal, measured A-weighted over a 20-Hz to 20-kHz bandwidth.

8



### **Electrical Characteristics (continued)**

at 25°C, AVDD = DRVDD = IOVDD = 3.3 V, DVDD = 1.8 V,  $f_s$  = 48 kHz, and 16-bit audio data (unless otherwise noted)



(5) When IOVDD < 1.6 V, minimum V<sub>IH</sub> is 1.1 V.<br>(6) Additional power is consumed when the PLL is powered.

# <span id="page-9-0"></span>**6.6 Audio Data Serial Interface Timing Requirements(1)(2)**



(1) All timing specifications are measured at characterization but not tested at final test.

(2) All specifications at 25°C, DVDD = 1.8 V.



**[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1) [www.ti.com](http://www.ti.com)** SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017



T0145-01

**Figure 1. I <sup>2</sup>S, Left-Justified and Right-Justified Format Timing in Master Mode**

<span id="page-10-0"></span>

<span id="page-10-1"></span>**Figure 2. DSP Timing in Master Mode**

**[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)**

SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**

**NSTRUMENTS** 

**EXAS** 



<span id="page-11-0"></span>**Figure 3. I <sup>2</sup>S, Left-Justified and Right-Justified Format Timing in Slave Mode**



### **[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1) [www.ti.com](http://www.ti.com)** SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017



<span id="page-12-0"></span>**Figure 4. DSP Timing in Slave Mode**

**[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)**

SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**

**STRUMENTS** 

**FXAS** 

# **6.7 Typical Characteristics**

at 25°C, AVDD = DRVDD = IOVDD = 3.3 V, DVDD = 1.8 V,  $f_s$  = 48 kHz, and 16-bit audio data (unless otherwise noted)

<span id="page-13-0"></span>



### **Typical Characteristics (continued)**







# <span id="page-15-0"></span>**7 Detailed Description**

### <span id="page-15-1"></span>**7.1 Overview**

The TLV320AIC3109-Q1 is a highly flexible, low-power, mono audio codec with extensive feature integration intended for automotive applications. Available in a 5-mm × 5-mm, 32-lead VQFN, the device integrates a host of features to reduce cost, board space, and power consumption in space-constrained, battery-powered, portable applications.

The TLV320AIC3109-Q1 consists of the following blocks:

- Mono audio multi-bit, delta-sigma digital-to-analog converter (DAC): 8 kHz–96 kHz
- Mono audio multi-bit, delta-sigma analog-to-digital converter (ADC): 8 kHz–96 kHz
- Programmable gain amplifier (PGA): 0-dB to 59.5-dB gain
- Programmable digital audio effects processing (bass, treble, midrange, EQ, notch filter, de-emphasis)
- Two differential or two single-ended microphone or line inputs
- One differential or two single-ended headphone drivers
- Two fully differential line output drivers
- Fully programmable PLL
- Headphone, headset jack detection available as a register status bit

# **7.2 Functional Block Diagram**

<span id="page-15-2"></span>



### <span id="page-16-0"></span>**7.3 Feature Description**

#### **7.3.1 Hardware Reset**

The TLV320AIC3109-Q1 requires a hardware reset after power-up for proper operation. After all power supplies are at their specified values, the RESET pin must be driven low for at least 10 ns. If this reset sequence is not performed, the TLV320AIC3109-Q1 may not respond properly to register reads or writes.

This device also offers a software reset (page 0, register 1) that can be used by the host to reset all registers on page 0 and page 1 to their reset values. In cases where changes are needed only for routing or volume-control registers, these changes can be accomplished by writing directly to the appropriate registers rather than using the software or hardware reset.

In cases where the ESD events generate a device reset, a minimum 1-nF capacitor is recommended to be connected between the RESET pin and DVSS. This capacitor avoids ESD events that can place the codec in default state.

#### **7.3.2 Digital Audio Data Serial Interface**

Audio data are transferred between the host processor and the TLV320AIC3109-Q1 via the digital audio data serial interface. The audio bus of the TLV320AIC3109-Q1 can be configured for left- or right-justified, I<sup>2</sup>S, DSP, or TDM modes of operation, where communication with standard PCM interfaces is supported within TDM mode. These modes are all MSB-first, with data width programmable as 16, 20, 24, or 32 bits. In addition, the word clock (WCLK) and bit clock (BCLK) can be independently configured in either master or slave mode for flexible connectivity to a wide variety of processors.

The word clock (WCLK) is used to define the beginning of a frame, and can be programmed as either a pulse or a square-wave signal. The frequency of this clock corresponds to the selected ADC and DAC sampling frequency.

The bit clock (BCLK) is used to clock in and out the digital audio data across the serial bus. When in master mode, this signal can be programmed in two further modes: continuous transfer mode, and 256-clock mode. In continuous transfer mode, only the minimal number of bit clocks required to transfer the audio data are generated, so in general the number of bit clocks per frame is two times the data width. For example, if the data width is chosen as 16 bits, then 32-bit clocks are generated per frame. If the bit clock signal in master mode is to be used by a PLL in another device, then the 16-bit or 32-bit data-width selections are recommended be used. These cases result in a low-jitter bit clock signal being generated, with frequencies of 32  $f_S$  or 64  $f_S$ . For a 20-bit and 24-bit data width in master mode, the bit clocks generated in each frame are not all of equal period because the device does not have a clean 40-f<sub>S</sub> or 48-f<sub>S</sub> clock signal readily available. The average frequency of the bit clock signal is still accurate in these cases (40 f<sub>S</sub> or 48 f<sub>S</sub>), but the resulting clock signal has higher jitter than in the 16-bit and 32-bit cases.

In 256-clock mode, a constant 256 bit clocks per frame are generated, independent of the data width chosen. The TLV320AIC3109-Q1 further includes programmability to place the DOUT line in the high-impedance state during all bit clocks when valid data are not being sent. By combining this capability with the ability to program at what bit clock in a frame the audio data begins, time-division multiplexing (TDM) can be accomplished, resulting in multiple codecs able to use a single audio serial data bus.

When the digital audio data serial interface is powered down when configured in master mode, the pins associated with the interface are put into a high-impedance state.

The following subsections describe the supported data interface protocols. These protocols can be used for leftand right-channel applications. Only one of the two possible channels can be selected because the TLV320AIC3109-Q1 is a mono audio codec. Only the left channel is valid for DOUT (output data). For DIN (input data), valid data can be selected with bits 4 and 3 of register 7, page 0.

#### **[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)**

SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**

**NSTRUMENTS** 

**EXAS** 

#### **Feature Description (continued)**

#### *7.3.2.1 Right-Justified Mode*

In right-justified mode, the LSB of the left channel is valid on the rising edge of the bit clock preceding the falling edge of the word clock. Similarly, the LSB of the right channel is valid on the rising edge of the bit clock preceding the rising edge of the word clock. [Figure](#page-17-0) 12 shows a timing diagram of this operation.



**Figure 12. Right-Justified Serial Data Bus Mode Operation**

### <span id="page-17-0"></span>*7.3.2.2 Left-Justified Mode*

In left-justified mode, the MSB of the right channel is valid on the rising edge of the bit clock following the falling edge of the word clock. Similarly, the MSB of the left channel is valid on the rising edge of the bit clock following the rising edge of the word clock. [Figure](#page-17-1) 13 shows a timing diagram of this operation.



<span id="page-17-1"></span>**Figure 13. Left-Justified Serial Data Bus Mode Operation**



# *7.3.2.3 I <sup>2</sup>S Mode*

In I<sup>2</sup>S mode, the MSB of the left channel is valid on the second rising edge of the bit clock after the falling edge of the word clock. Similarly, the MSB of the right channel is valid on the second rising edge of the bit clock after the rising edge of the word clock. [Figure](#page-18-0) 14 shows a timing diagram of this operation.



**Figure 14. I <sup>2</sup>S Serial Data Bus Mode Operation**

#### <span id="page-18-0"></span>*7.3.2.4 DSP Mode*

In DSP mode, the rising edge of the word clock starts the data transfer with the left-channel data first, immediately followed by the right-channel data. Each data bit is valid on the falling edge of the bit clock. [Figure](#page-18-1) 15 shows a timing diagram of this operation.



<span id="page-18-1"></span>**Figure 15. DSP Serial Data Bus Mode Operation**



#### *7.3.2.5 TDM Data Transfer*

Time-division multiplexed data transfer can be realized in any of the left-justified transfer modes if the 256-clock bit-clock mode is selected, although it is recommended to be used in either left-justified mode or DSP mode. By changing the programmable offset, the bit clock in each frame where the data begins can be changed, and the serial data output driver (DOUT) can also be programmed to the high-impedance state during all bit clocks except when valid data is being put onto the bus. This format allows other codecs to be programmed with different offsets and to drive their data onto the same DOUT line, just in a different slot. For incoming data, the codec simply ignores data on the bus except when expected based on the programmed offset.

The location of the data when an offset is programmed is different depending on what transfer mode is selected. In DSP mode, both the left and right channels of data are transferred immediately adjacent to each other in the frame. This configuration differs from left-justified mode, where the left- and right-channel data are always a halfframe apart in each frame. In this case, when the offset is programmed from zero to some higher value, both the left- and right-channel data move across the frame, but still stay a full half-frame apart from each other. [Figure](#page-19-0) 16 shows the TDM transfer for DSP mode and left-justified mode.





#### <span id="page-19-0"></span>**7.3.3 Audio Data Converters**

The TLV320AIC3109-Q1 supports the following standard audio sampling rates: 8 kHz, 11.025 kHz, 12 kHz, 16 kHz, 22.05 kHz, 24 kHz, 32 kHz, 44.1 kHz, 48 kHz, 88.2 kHz, and 96 kHz. The converters also can operate at different sampling rates in various combinations, as described in this section.

The data converters are based on the concept of an  $f_{S(\text{ref})}$  rate that is used internal to the device, and is related to the actual sampling rates of the converters through a series of ratios. For typical sampling rates,  $f_{S(refi)}$  is either 44.1 kHz or 48 kHz, although  $f_{S(ref)}$  can realistically be set over a wider range of rates up to 53 kHz, with additional restrictions if the PLL is used. This concept is used to set the sampling rates of the ADC and DAC, and also to enable high-quality playback of low-sampling-rate data without high-frequency audible noise being generated.



The sampling rate of the ADC and DAC is determined by the clock divider (NCODEC). The sampling rate can be set to  $f_{S(ref)}$  / NCODEC or 2  $\times$   $f_{S(ref)}$  / NCODEC, with NCODEC being 1, 1.5, 2, 2.5, 3, 3.5, 4, 4.5, 5, 5.5, or 6 for both the NDAC and NADC settings. In the TLV320AIC3109-Q1, NDAC and NADC must be set to the same value because the device only supports a common sampling rate for the ADC and DAC channels. Therefore, NCODEC = NDAC = NADC and this value is programmed by setting the value of bits 7–4 equal to the value of bits 3–0 in register 2, page 0.

#### *7.3.3.1 Audio Clock Generation*

The audio converters in the TLV320AIC3109-Q1 need an internal audio master clock at a frequency of 256  $f<sub>S(ref)</sub>$ , which can be obtained in a variety of manners from an external clock signal applied to the device. [Figure](#page-20-0) 17 shows a detailed diagram of the audio clock section of the TLV320AIC3109-Q1.



ADC DRA = $>$  NADC = 0.5

B0153-01

#### **Figure 17. Audio Clock Generation Processing**

<span id="page-20-0"></span>The device can accept an MCLK input from 512 kHz to 50 MHz that can then be passed through either a programmable divider or a PLL to get the proper internal audio master clock required by the device. The BCLK input can also be used to generate the internal audio master clock.

Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLASE93A&partnum=TLV320AIC3109-Q1) Feedback*

#### **[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)** SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**

### **Feature Description (continued)**

A primary concern is proper operation of the codec at various sample rates with the limited MCLK frequencies available in the system. This device includes a highly programmable PLL to accommodate such situations easily. The integrated PLL can generate audio clocks from a wide variety of possible MCLK inputs, with particular focus paid to the standard MCLK rates already widely used.

When the PLL is disabled,

 $f_{S(ref)} = CLRDIV IN / (128 \times Q)$ 

where

•  $Q = 2, 3...17$ ; Q is register-programmable and can be set by bits 6–3 in register 3, page 0  $(1)$ 

CLKDIV\_IN can be MCLK or BCLK, selected by register 102, bits 7–6.

# **NOTE**

When NCODEC = 1.5, 2.5, 3.5, 4.5, or 5.5, odd values of Q are not allowed. In this mode, MCLK can be as high as 50 MHz, and  $f_{S(rei)}$  must fall within 39 kHz to 53 kHz, inclusively.

When the PLL is enabled,

 $f_{S(ref)} = (PLLCLK_lN \times K \times R) / (2048 \times P)$ 

where

- $P = 1, 2, 3...8$
- $R = 1, 2, ... 16$
- $\bullet$   $K = J.D$
- $J = 1, 2, 3...63$
- $\bullet$  D = 0000, 0001, 0002, 0003...9998, 9999
- PLLCLK\_IN can be MCLK or BCLK, selected by bits 5–4 in register 102, page 0 (2)

P, R, J, and D are register programmable. J is the integer portion of K (the numbers to the left of the decimal point), whereas D is the fractional portion of K (the numbers to the right of the decimal point, assuming four digits of precision). P can be set by bits 2–0 in register 3, page 0. R can be set by bits 3–0 in register 11, page 0. J can be set by bits 7–2 in register 4, page 0. The most-significant bits of D can be set by bits 7–0 in register 5, page 0, and the least-significant bits of D can be set by bits 7–2 in register 6, page 0.

#### **Examples:**

If  $K = 8.5$ , then  $J = 8$ ,  $D = 5000$ If  $K = 7.12$ , then  $J = 7$ ,  $D = 1200$ If  $K = 14.03$ , then  $J = 14$ ,  $D = 0300$ If  $K = 6.0004$ , then  $J = 6$ ,  $D = 0004$ 

When the PLL is enabled and  $D = 0000$ , the following conditions must be satisfied to meet specified performance:

2 MHz ≤ (PLLCLK\_IN / P) ≤ 20 MHz 80 MHz ≤ (PLLCLK \_IN × K × R / P) ≤ 110 MHz 4 ≤ J ≤ 55

When the PLL is enabled and D  $\neq$  0000, the following conditions must be satisfied to meet specified performance:

10 MHz  $≤$  PLLCLK IN / P  $≤$  20 MHz 80 MHz  $\leq$  PLLCLK IN  $\times$  K  $\times$  R / P  $\leq$  110 MHz 4 ≤ J ≤ 11  $R = 1$ 

#### **Example:**

MCLK = 12 MHz and  $f_{S(ref)} = 44.1$  kHz Select P = 1, R = 1, K = 7.5264, which results in J = 7, D = 5264



### **Example:**

 $MCLK = 12 MHz$  and  $f_{S(ref)} = 48 kHz$ Select P = 1, R = 1, K = 8.192, which results in  $J = 8$ , D = 1920

[Table](#page-22-0) 1 lists several example cases of typical MCLK rates and how to program the PLL to achieve  $f_{S(ref)}$  = 44.1 kHz or 48 kHz.

<span id="page-22-0"></span>

#### **Table 1. Typical MCLK Rates**

#### *7.3.3.2 Mono Audio ADC*

The TLV320AIC3109-Q1 includes a mono audio ADC that uses a delta-sigma modulator with 128-times oversampling in single-rate mode, followed by a digital decimation filter. The ADC supports sampling rates from 8 kHz to 96 kHz. Whenever the ADC or DAC is in operation, the device requires that an audio master clock be provided and appropriate audio clock generation be set up within the device.

The integrated digital decimation filter removes high-frequency content and downsamples the audio data from an initial sampling rate of 128 f<sub>S</sub> to the final output sampling rate of f<sub>S</sub>. The decimation filter provides a linear phase output response with a group delay of 17 /  $f_S$ . The  $-3$ -dB bandwidth of the decimation filter extends to 0.45  $f_S$  and scales with the sample rate (f<sub>S</sub>). The filter has minimum 75-dB attenuation over the stop band from 0.55 f<sub>S</sub> to 64  $f<sub>S</sub>$ . The device also provide options to select the corner frequency of the digital high-pass filter.

Requirements for analog antialiasing filtering are very relaxed because of the oversampling nature of the audio ADC and the integrated digital decimation filtering. The TLV320AIC3109-Q1 integrates a second-order analog antialiasing filter with 20-dB attenuation at 1 MHz. This filter, combined with the digital decimation filter, provides sufficient antialiasing filtering without requiring additional external components.

The ADC is preceded by a programmable gain amplifier (PGA) that allows analog gain control from 0 dB to 59.5 dB in steps of 0.5 dB. The PGA gain changes are implemented with an internal soft-stepping algorithm that only changes the actual volume level by one 0.5-dB step every one or two ADC output samples, depending on the register programming (see registers 19 and 22, page 0). This soft-stepping ensures that volume control changes occur smoothly with no audible artifacts. On reset, the PGA gain defaults to a mute condition, and on

Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLASE93A&partnum=TLV320AIC3109-Q1) Feedback*

#### **[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)** SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**



power-down, the PGA soft-steps the volume to mute before shutting down. A read-only flag is set whenever the gain applied by PGA equals the desired value set by the register. The soft-stepping control can also be disabled by programming a register bit. When soft-stepping is enabled, the audio master clock must be applied to the device after the ADC power-down register is written to ensure the soft-stepping to mute has completed. When the ADC power-down flag is no longer set, the audio master clock can be shut down.

An additional auxiliary PGA is provided to allow the mixing of the DAC output signals with an input not routed through the ADC. This PGA has the same specifications as the ADC PGA.

#### **7.3.3.2.1 Mono Audio ADC High-Pass Filter**

Often in audio applications, the dc offset needs to be removed from the converted audio data stream. The TLV320AIC3109-Q1 has a programmable first-order, high-pass filter that can be used for this purpose. The digital filter coefficients are in 16-bit format and therefore use two 8-bit registers for each of the three coefficients, N0, N1, and D1. [Equation](#page-23-0) 3 shows the form of the digital high-pass filter transfer function:

$$
H(z) = \frac{N0 + N1 \times z^{-1}}{32,768 - D1 \times z^{-1}}
$$
 (3)

<span id="page-23-0"></span>Programming the channel is done by writing to registers 65–70, page 1. After the coefficients are loaded, these ADC high-pass filter coefficients can be selected by writing to bit 7 in register 107, page 0, and the high-pass filter can be enabled by writing to bit 7 in register 12, page 0.

#### **7.3.3.2.2 Automatic Gain Control (AGC)**

An automatic gain control (AGC) circuit is included with the ADC and can be used to maintain nominally constant output signal amplitude when recording speech signals (the AGC can be fully disabled if not needed). This circuitry automatically adjusts the PGA gain when the input signal becomes overly loud or very weak, such as when a person speaking into a microphone moves closer or farther from the microphone. The AGC algorithm has several programmable settings, including target level, attack and decay time constants, noise threshold, and maximum PGA gain applicable that allow the algorithm to be fine-tuned for any particular application. These AGC features are explained in this section, and [Figure](#page-24-0) 18 illustrates their operation. The algorithm uses the absolute average of the signal (which is the average of the absolute value of the signal) as a measure of the nominal amplitude of the output signal.





# <span id="page-24-0"></span>*7.3.3.2.2.1 Target Level*

Target value represents the nominal output level at which the AGC attempts to hold the ADC output signal level. The TLV320AIC3109-Q1 allows programming of eight different target levels, which can be programmed from –5.5 dB to –24 dB relative to a full-scale signal. The target level is recommended to be set with enough margin to avoid clipping at the occurrence of loud sounds because the device reacts to the signal absolute average and not to peak levels.

# *7.3.3.2.2.2 Attack Time*

Attack time determines how quickly the AGC circuitry reduces the PGA gain when the input signal is too loud. It Attack time can be varied from 7 ms to 1,408 ms. The attack time can be programmed by writing to register 105, page 0.

# <span id="page-24-1"></span>*7.3.3.2.2.3 Decay Time*

Decay time determines how quickly the PGA gain is increased when the input signal is too low. It Decay time can be varied in the range from 0.05 s to 22.4 s. Decay time is programmed by writing to register 106, page 0.

The actual maximum AGC decay time is based on a counter length, so the maximum decay time scales with the clock setup that is used. [Table](#page-25-0) 2 lists the relationship of the NCODEC ratio to the maximum time available for the AGC decay. In practice, these maximum times are extremely long for audio applications and must not limit any practical AGC decay time that is needed by the system.

<span id="page-25-0"></span>

### **Table 2. AGC Decay Time Restriction**

#### *7.3.3.2.2.4 Noise Gate Threshold*

If the input speech average value falls below the level determined by this threshold, the AGC considers the speech input to be silent and brings down the gain to 0 dB in steps of 0.5 dB every sample period and sets the noise threshold flag. The gain stays at 0 dB unless the input speech signal average rises above the noise threshold setting. This threshold ensures that noise is not gained up during times of silence. The noise threshold level in the AGC algorithm is programmable from –30 dB to –90 dB relative to full-scale. A disable noise gate feature is also available. This operation includes programmable debounce and hysteresis functionality to avoid the AGC gain from cycling between high gain and 0 dB when signals are near the noise threshold level. When the noise threshold flag is set, ignore the status of gain applied by the AGC and the saturation flag.

#### *7.3.3.2.2.5 Maximum PGA Gain Applicable*

The maximum PGA gain that can be applied by the AGC algorithm can be restricted. This restriction can be used for limiting PGA gain in situations where environmental noise is greater than the programmed noise threshold. The PGA gain can be programmed from 0 dB to 59.5 dB in steps of 0.5 dB.

The time constants are correct when the ADC is not in double-rate audio mode. The time constants are achieved by using the f<sub>S(ref)</sub> value programmed in the control registers. However, if the f<sub>S(ref)</sub> is set in the registers (for example, to 48 kHz), but the actual audio clock or PLL programming results in a different  $f_{S(ref)}$  in practice, then the time constants are incorrect; see the *[Decay](#page-24-1) Time* section for more information.

#### **7.3.4 Mono Audio DAC**

The TLV320AIC3109-Q1 includes a mono audio DAC supporting sampling rates from 8 kHz to 96 kHz. The DAC consists of a digital audio processing block, a digital interpolation filter, a multi-bit digital delta-sigma modulator, and an analog reconstruction filter. The DAC is designed to provide enhanced performance at low sampling rates through increased oversampling and image filtering, thereby keeping quantization noise generated within the delta-sigma modulator and signal images strongly suppressed within the audio band to beyond 20 kHz. This is realized by keeping the upsampled rate constant at 128  $f_{S(ref)}$  and changing the oversampling ratio when the input sample rate changes. For an  $f_{S(ref)}$  of 48 kHz, the digital delta-sigma modulator always operates at a rate of 6.144 MHz, which ensures that quantization noise generated within the delta-sigma modulator stays low within the frequency band below 20 kHz at all sample rates. Similarly, for an  $f_{S(ref)}$  rate of 44.1 kHz, the digital deltasigma modulator always operates at a rate of 5.6448 MHz.

The following restrictions apply in the case when the PLL is powered down and double-rate audio mode is enabled in the DAC.

- Allowed Q values =  $4, 8, 9, 12, 16$
- $Q$  values where equivalent f<sub>S(ref)</sub> can be achieved by turning on the PLL
- $Q = 5, 6, 7$  (set  $P = 5, 6,$  or 7,  $K = 16$ , and PLL enabled)
- $Q = 10$ , 14 (set P = 5 or 7, K = 8, and PLL enabled)

EXAS



#### *7.3.4.1 Digital Audio Processing for Playback*

The DAC channel consists of optional filters for de-emphasis and bass, treble, midrange level adjustment, and speaker equalization. The de-emphasis function is implemented by a programmable digital filter block with fully programmable coefficients (see registers 21–26, page 1). If de-emphasis is not required in a particular application, this programmable filter block can be used for some other purpose. [Equation](#page-26-0) 4 gives the deemphasis filter transfer function:

<span id="page-26-0"></span>
$$
H(z) = \frac{N0 + N1 \times z^{-1}}{32,768 - D1 \times z^{-1}}
$$

where

• The N0, N1, and D1 coefficients are fully programmable individually (4)

<span id="page-26-1"></span>[Table](#page-26-1) 3 lists the coefficients that must be loaded to implement standard de-emphasis filters.





(1) The 48-kHz coefficients listed in [Table](#page-26-1) 3 are used as defaults.

In addition to the de-emphasis filter block, the DAC digital effects processing includes a fourth-order digital IIR filter with programmable coefficients. This filter is implemented as a cascade of two biquad sections with the frequency response given by:

$$
\left(\frac{N0+2\times N1\times z^{-1}+N2\times z^{-2}}{32,768-2\times D1\times z^{-1}-D2\times z^{-2}}\right)\left(\frac{N3+2\times N4\times z^{-1}+N5\times z^{-2}}{32,768-2\times D4\times z^{-1}-D5\times z^{-2}}\right)
$$
\n(5)

The N and D coefficients are fully programmable and the entire filter can be enabled or bypassed. The structure of the filtering when configured for channel processing is illustrated in [Figure](#page-26-2) 19, with LB1 corresponding to the first biquad filter using coefficients N0, N1, N2, D1, and D2. LB2 similarly corresponds to the second biquad filter using coefficients N3, N4, N5, D4, and D5.



B0154-01

#### **Figure 19. Structure of Digital Effects Processing for Channel Processing**

<span id="page-26-2"></span>The coefficients for this filter implement a variety of sound effects, with bass boost or treble boost being the most commonly used in portable audio applications. The default N and D coefficients in the device are given in [Table](#page-26-3) 4 and implement a shelving filter with 0-dB gain from dc to approximately 150 Hz, at which point the filter rolls off to a 3-dB attenuation for higher frequency signals, thus giving a 3-dB boost to signals below 150 Hz. The N and D coefficients are represented by 16-bit, 2's-complement numbers with values ranging from –32,768 to 32,767.



**Table 4. Default Digital Effects Processing Filter Coefficients,**



#### <span id="page-26-3"></span>Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLASE93A&partnum=TLV320AIC3109-Q1) Feedback*

27

**[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)** SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**



The digital effects filters are recommended to be disabled when the filter coefficients are being modified. When new coefficients are being written to the device over the control port, a filter using partially updated coefficients can possibly implement an unstable system and lead to oscillation or objectionable audio output. By disabling the filters, changing the coefficients, and then reenabling the filters, these types of effects can be entirely avoided.

#### *7.3.4.2 Digital Interpolation Filter*

The digital interpolation filter upsamples the output of the digital audio processing block by the required oversampling ratio before data are provided to the digital delta-sigma modulator and analog reconstruction filter stages. The filter provides a linear phase output with a group delay of 21 /  $f_s$ . In addition, programmable digital interpolation filtering is included to provide enhanced image filtering and reduce signal images caused by the upsampling process that are below 20 kHz. For example, upsampling an 8-kHz signal produces signal images at multiples of 8-kHz (that is, 8 kHz, 16 kHz, 24 kHz, and so forth). The images at 8 kHz and 16 kHz are below 20 kHz and are still audible to the listener; therefore, these images must be filtered heavily to maintain a good quality output. The interpolation filter is designed to maintain at least 65-dB rejection of images that are below 7.455 f<sub>s</sub>. In order to use the programmable interpolation capability, program f<sub>S(ref)</sub> to a higher rate (restricted to be in the range of 39 kHz to 53 kHz when the PLL is in use), and the actual  $f_s$  is set using the NCODEC divider, where NCODEC = NDAC = NADC. For example, if  $f_S = 8$  kHz is required, then  $f_{S(ref)}$  can be set to 48 kHz and the DAC  $f_S$  set to  $f_{S(\text{ref})}$  / 6. This setting ensures that all images of the 8-kHz data are sufficiently attenuated well beyond a 20-kHz audible frequency range.

#### *7.3.4.3 Delta-Sigma Audio DAC*

The mono audio DAC incorporates a third-order, multi-bit, delta-sigma modulator followed by an analog reconstruction filter. The DAC provides high-resolution, low-noise performance, using oversampling and noise shaping techniques. The analog reconstruction filter design consists of a six-tap analog FIR filter followed by a continuous-time RC filter. The analog FIR operates at a rate of 128  $f_{S(ref)}$  (6.144 MHz when  $f_{S(ref)} = 48$  kHz, 5.6448 MHz when  $f_{S(ref)} = 44.1$  kHz). The DAC analog performance can be degraded by excessive clock jitter on the MCLK input. Therefore, care must be taken to keep jitter on this clock to a minimum.

#### *7.3.4.4 Audio DAC Digital Volume Control*

The audio DAC includes a digital volume control block that implements a programmable digital gain. The volume level can be varied from 0 dB to –63.5 dB in 0.5-dB steps, or set to mute, independently for each channel. The volume level can also be changed by the master volume control. Gain changes are implemented with a softstepping algorithm that only changes the actual volume by one step per input sample, either up or down, until the desired volume is reached. The rate of soft-stepping can be slowed to one step per two input samples through a register bit.

The host does not know when the DAC is muted because of the soft-stepping, which may be important if the host wishes to mute the DAC before making a significant change, such as changing sample rates. In order to help with this situation, the device provides a flag back to the host via a read-only register bit that alerts the host when the device completes the soft-stepping and the actual volume reaches the desired volume level. The softstepping feature can be disabled through register programming. If soft-stepping is enabled, keep the MCLK signal applied to the device until the DAC power-down flag is set. When this flag is set, the internal soft-stepping process and power-down sequence is complete, and the MCLK can then be stopped if desired.

The TLV320AIC3109-Q1 also includes functionality to detect when the selection of de-emphasis or digital audio processing functionality is changed. When the new selection is detected, the TLV320AIC3109-Q1 (1) soft-mutes the DAC volume control, (2) changes the operation of the digital effects processing to match the new selection, and (3) soft-unmutes the device. These steps avoid any possible pops or clicks in the audio output resulting from instantaneous changes in the filtering. A similar algorithm is used when first powering up or powering down the DAC. The circuit begins operation at power-up with the volume control muted, then soft-steps the volume up to the desired level. At power-down, the logic first soft-steps the volume down to a mute level, then powers down the circuitry.

#### *7.3.4.5 Increasing DAC Dynamic Range*

The TLV320AIC3109-Q1 allows trading off dynamic range with power consumption. The DAC dynamic range can be increased by writing to bits 7–6 in register 109, page 0. The lowest DAC current setting is the default, and the dynamic range is displayed in the *Audio DAC, Differential Line Output* section of the *Electrical [Characteristics](#page-5-0)* table. Increasing the current can increase the DAC dynamic range by up to 1.5 dB.



#### *7.3.4.6 Analog Output Common-mode Adjustment*

The output common-mode voltage and output range of the analog output are determined by an internal band-gap reference, in contrast to other codecs that can use a scaled version of the analog supply. This scheme is used to reduce noise coupling that can be on the supply (such as 217-Hz noise in a GSM cell phone) into the audio signal path.

However, because of the possible wide variation in analog supply range (2.7 V–3.6 V), an output common-mode voltage setting of 1.35 V, which is used for a 2.7-V supply case, is overly conservative if the supply is much larger (such as 3.3 V or 3.6 V). In order to optimize device operation, the TLV320AIC3109-Q1 includes a programmable output common-mode level that can be set by register programming to a level most appropriate to the actual supply range used by a particular customer. The output common-mode level can be varied among four different values, ranging from 1.35 V (most appropriate for low supply ranges, near 2.7 V) to 1.8 V (most appropriate for high supply ranges, near 3.6 V). As described in [Table](#page-28-0) 5, the recommended DVDD voltage is dependent on the CM setting.





#### <span id="page-28-0"></span>**7.3.5 Audio Analog Inputs**

The TLV320AIC3109-Q1 includes two single-ended audio inputs. These pins connect through series resistors and switches to the virtual ground pins of two fully differential operational amplifiers. By selecting to turn on only one set of switches per operational amplifier at a time, the inputs can be multiplexed effectively to the PGA.

By selecting to turn on multiple sets of switches per operational amplifier at a time, mixing can also be achieved. Mixing of multiple inputs can easily lead to PGA outputs that exceed the range of the internal operational amplifiers, resulting in saturation and clipping of the mixed output signal. Whenever mixing is being implemented, take adequate precautions to avoid such saturation from occurring. In general, the mixed signal should not exceed 2  $V_{PP}$  (single-ended).

In most mixing applications, there is also a general need to adjust the levels of the individual signals being mixed. For example, if a soft signal and a large signal are to be mixed and played together, the soft signal generally should be amplified to a level comparable to the large signal before mixing. In order to accommodate this need, the TLV320AIC3109-Q1 includes input level controls on each of the individual inputs before being mixed or multiplexed into the ADC PGA, with gain programmable from 0 dB to -12 dB in 1.5-dB steps. This input level control is not intended to be a volume control, but instead used occasionally for level setting. Soft-stepping of the input level control settings is implemented in this device, with the speed and functionality following the settings used by the ADC PGA for soft-stepping.

**FXAS STRUMENTS** 

[Figure](#page-29-0) 20 shows the single-ended mixing configuration for the PGA, which enables mixing of the signals LINE1L and LINE1R. The PGA MIX is similar, enabling mixing of the LINE1R and LINE1L signals.



**Figure 20. Single-Ended Analog Input Mixing Configuration**

#### <span id="page-29-2"></span><span id="page-29-0"></span>**7.3.6 Analog Fully Differential Line Output Drivers**

The TLV320AIC3109-Q1 has two fully differential line output drivers, each capable of driving a 10-kΩ differential load. [Figure](#page-29-1) 21 and [Figure](#page-30-0) 22 illustrate the output stage design leading to the fully differential line output drivers. This design includes extensive capability to adjust signal levels independently before any mixing occurs, beyond that already provided by the PGA gain and the DAC digital volume control.

The PGA signal refers to the output of the ADC PGA stage that is passed around the ADC to the output stage. PGA\_AUX is the output of the auxiliary PGA. The DAC output can be sent to the output driver and mixed with the PGA or PGA\_AUX signal. Undesired signals can also be disconnected from the MIX through register control.



<span id="page-29-1"></span>



If instead the DAC analog output must be routed to multiple output drivers simultaneously (such as to LEFT\_LOP, LEFT\_LOM and RIGHT\_LOP, RIGHT\_LOM) or must be mixed with other analog signals, then switch the DAC outputs through the DAC\_1 path. This option provides the maximum flexibility for routing of the DAC analog signals to the output drivers.

**Figure 22. Detail of the Volume Control and Mixing Function in [Figure](#page-26-2) 19 and [Figure](#page-38-0) 29**

<span id="page-30-0"></span>The DAC signal is the output of the mono audio DAC that can be steered by register control based on the requirements of the system. If mixing of the DAC audio with other signals is not required, and the DAC output is only needed at the mono line outputs, then use the routing through the DAC\_3 path to the fully differential line outputs. This configuration results in lower-power operation because the analog volume controls and mixing

0 dB to –78 dB

The TLV320AIC3109-Q1 includes an output level control on each output driver with limited gain adjustment from 0 dB to 9 dB. The output driver circuitry in this device is designed to provide a low-distortion output when playing full-scale mono DAC signals at a 0-dB gain setting. However, a higher amplitude output can be obtained at the cost of increased signal distortion at the output. This output level control allows this tradeoff to be made based on the requirements of the end equipment. This output level control is not intended to be used as a standard output volume control, but is expected to be used only sparingly for level setting (that is, for adjustment of the full-scale output range of the device).

Each differential line output driver can be powered down independently of the others when not needed in the system. When placed into powerdown through register programming, the driver output pins are placed into a high-impedance state.

# <span id="page-30-1"></span>**7.3.7 Analog High-Power Output Drivers**

The TLV320AIC3109-Q1 includes two high-power output drivers with extensive flexibility in their usage. These output drivers are individually capable of driving 30 mW each into a 16-Ω load in single-ended configuration, and can be used in pairs connected in a bridge-terminated load (BTL) configuration between two driver outputs.

The high-power output drivers can be configured in a variety of ways, including:

- 1. Driving up to two single-ended output signals
- 2. Driving one single-ended output signal, with the remaining driver driving a fixed VCM level

The output stage architecture leading to the high-power output drivers is provided in [Figure](#page-31-0) 23, with the volume control and mixing blocks being effectively identical to those in [Figure](#page-30-0) 22. Each of these drivers has an output level control block like those included with the line output drivers, allowing gain adjustment up to 9 dB on the output signal. As in the previous case, this output level adjustment is not intended to be used as a standard volume control, but instead is included for additional full-scale output signal-level control.

+





PGA

 $PGA$  AUX  $\longrightarrow$  0 dB to –78 dB

DAC<sub>1</sub>





**Figure 23. Architecture of the Output Stage Leading to the High-Power Output Drivers**

<span id="page-31-0"></span>The high-power output drivers include additional circuitry to avoid artifacts on the audio output during power-on and power-off transient conditions. First program the type of output configuration being used in register 14, page 0 to allow the device to select the optimal power-up scheme to avoid output artifacts. The power-up delay time for the high-power output drivers is also programmable over a wide range of time delays, from instantaneous up to 4 s, using register 42, page 0.

When powered down, place these output drivers into a variety of output conditions based on register programming. If lowest-power operation is desired, then the outputs can be placed into a high-impedance state and all power to the output stage is removed. However, this generally results in the output nodes drifting to rest near the upper or lower analog supply because of small leakage currents at the pins, which then results in a longer delay requirement to avoid output artifacts during driver power-on. In order to reduce this required poweron delay, the TLV320AIC3109-Q1 includes an option for the output pins of the drivers to be weakly driven to the VCM level that the pins normally rest at when powered with no signal applied. This output VCM level is determined by an internal band-gap voltage reference, and thus results in extra power dissipation when the drivers are in power down. However, this option provides the fastest method for transitioning the drivers from power-down to full-power operation without any output artifact introduced.

The device includes a further option that falls between the other two—although less power is required when the output drivers are in power down, a slightly longer delay is required to power up without artifacts than if the bandgap reference is kept alive. In this alternate mode, the powered-down output driver pin is weakly driven to a voltage of approximately half the DRVDD supply level using an internal voltage divider. This voltage does not match the actual VCM of a fully powered driver, but because of the output voltage being close to the final value, a much shorter power-up delay time setting can be used and still avoid any audible output artifacts. These output voltage options are controlled in page 0, register 42.

The high-power output drivers can also be programmed to power up first with the output level (gain) control in a highly attenuated state; then the output driver automatically reduces the output attenuation slowly to reach the programmed output gain. This capability is enabled by default but can be enabled in register 40, page 0.

# **7.3.8 Output Stage Volume Controls**

A basic analog volume control with a range from 0 dB to –78 dB and mute is replicated multiple times in the output stage network, connected to each of the analog signals that route to the output stage. In addition, to enable completely independent mixing operations to be performed for each output driver, each analog signal coming into the output stage can have up to seven separate volume controls. These volume controls all have approximately 0.5-dB step programmability over most of the gain range, with steps increasing slightly at the lowest attenuations. [Table](#page-32-0) 6 lists the detailed gain versus programmed setting for this basic volume control.



**Table 6. Output Stage Volume Control Settings and Gains**

<span id="page-32-0"></span>

# **7.3.9 Input Impedance and VCM Control**

The TLV320AIC3109-Q1 includes several programmable settings to control analog input pins, particularly when these inputs are not selected for connection to a PGA. The default option allows unselected inputs to be put into a high-impedance state such that the input impedance of the device is extremely high. However, the pins on the device do include protection diode circuits connected to AVDD and AVSS. Thus, if any voltage is driven onto a pin approximately one diode drop (~0.6 V) above AVDD or one diode drop below AVSS, these protection diodes begin conducting current, resulting in an effective impedance that no longer appears as a high-impedance state.

In most cases, ac-couple the analog input pins on the TLV320AIC3109-Q1 to the analog input sources, except if an ADC is used for dc voltage measurement. The ac-coupling capacitor causes a high-pass filter pole to be inserted into the analog signal path, so the size of the capacitor must be chosen to move that filter pole sufficiently low in frequency to cause minimal effect on the processed analog signal. The input impedance of the analog inputs when selected for connection to a PGA varies with the setting of the input level control, starting at approximately 20 kΩ with an input level control setting of 0 dB, and increasing to approximately 80 kΩ when the input level control is set at –12 dB. For example, using a 0.1-μF ac-coupling capacitor at an analog input results in a high-pass filter pole of 80 Hz when the 0-dB input level control setting is selected.

### **[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)**

SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**



#### **7.3.10 MICBIAS Generation**

The TLV320AIC3109-Q1 includes a programmable microphone bias output voltage (MICBIAS), capable of providing output voltages of 2 V or 2.5 V (both derived from the on-chip, band-gap voltage) with a 4-mA output current drive. In addition, the MICBIAS can be programmed to be connected to AVDD directly through an on-chip switch, or powered down completely when not needed for power savings. This function is controlled by register programming in register 25, page 0.

#### **7.3.11 Short-Circuit Output Protection**

The TLV320AIC3109-Q1 includes programmable short-circuit protection for the high-power output drivers for maximum flexibility in a given application. By default, if shorted, these output drivers automatically limit the maximum amount of current that can be sourced to or sunk from a load, thereby protecting the device from an overcurrent condition. In this mode, register 95, page 0 can be read to determine whether the device is in shortcircuit protection or not, and then the device can be programmed to power-down the output drivers if needed. However, the device includes further capability to power-down an output driver automatically whenever the driver goes into short-circuit protection without requiring user intervention. In this case, the output driver remains in a power-down condition until specifically programmed to power down and then power back up again to clear the short-circuit flag.

#### **7.3.12 Jack and Headset Detection**

The TLV320AIC3109-Q1 includes extensive capability to monitor a headphone, microphone, or headset jack, determine if a plug has been inserted into the jack, and then determine what type of headset or headphone is wired to the plug. [Figure](#page-33-0) 24 shows one configuration of the device that enables detection and determination of headset type when a pseudo-differential (capacitor free) mono headphone output configuration is used. The registers used for this function are registers 14, 96, 97, and 13, page 0. The type of headset detected can be read back from register 13, page 0. For best results, select a MICBIAS value as high as possible and program the output driver common-mode level at a 1.35-V or 1.5-V level.



<span id="page-33-0"></span>





[Figure](#page-34-1) 25 shows a modified output configuration used when the output drivers are ac-coupled.

#### <span id="page-34-1"></span>**Figure 25. Configuration of Device for Jack Detection Using an AC-Coupled Mono Headphone Output Connection**

### <span id="page-34-0"></span>**7.4 Device Functional Modes**

#### **7.4.1 Bypass Path Mode**

The TLV320AIC3109-Q1 is a versatile device designed for low-power applications. In some cases, only a few features of the device are required. For these applications, the unused stages of the device must be powered down to save power and use an alternate route. This path is called a bypass path. The bypass path modes let the device save power by turning off unused stages (such as the ADC, DAC, and PGA).

#### *7.4.1.1 ADC PGA Signal Bypass Path Functionality*

In addition to the input bypass path described previously, the TLV320AIC3109-Q1 also includes the ability to route the ADC PGA output signals past the ADC for mixing with other analog signals and then for direct connection to the output drivers. These bypass functions are described in more detail in the *[Analog](#page-29-2) Fully [Differential](#page-29-2) Line Output Drivers* and *Analog [High-Power](#page-30-1) Output Drivers* sections.

**EXAS NSTRUMENTS** 

### **Device Functional Modes (continued)**

#### *7.4.1.2 Passive Analog Bypass During Power Down*

Programming the TLV320AIC3109-Q1 to passive analog bypass occurs by configuring the output stage switches for passthrough. [Figure](#page-35-0) 26 shows that this process is done by opening switches SW-L0, SW-L3, SW-R0, and SW-R3 and closing either SW-L1 and SW-R1. Programming this mode is done by writing to register 108, page 0.

Connecting the MIC1P/LINE1P input signal to the LEFT\_LOP pin is done by closing SW-L1 and opening SW-L0; this action is done by writing a 1 to bit 0 in register 108, page 0. Connecting the MIC1M/LINE1M input signal to the LEFT\_LOM pin is done by closing SW-L4 and opening SW-L3; this action is done by writing a 1 to bit 1 in register 108, page 0.

Connecting the MIC2P/LINE2P input signal to the RIGHT\_LOP pin is done by closing SW-R1 and opening SW-R0; this action is done by writing a 1 to bit 4 in register 108, page 0. [Figure](#page-35-0) 26 shows a diagram of the passive analog bypass mode configuration.



<span id="page-35-0"></span>**Figure 26. Passive Analog Bypass Mode Configuration**


#### **Device Functional Modes (continued)**

#### **7.4.2 Digital Audio Processing for Record Path**

In applications where record-only is selected and the DAC is powered down, the playback path signal processing blocks can be used in the ADC record path. These filtering blocks can support high-pass, low-pass, band-pass, or notch filtering. In this mode, the record-only path has switches SW-D1 and SW-D2 closed, and reroutes the ADC output data through the digital signal processing blocks. Because the DAC digital signal processing blocks are being re-used, naturally the addresses of these digital filter coefficients are the same as for the DAC digital processing and are located in registers 1–26, page 1. This record-only mode is enabled by powering down the DAC by writing to bit 7 in register 37, page 0 (where bit  $7 = 0$ ). Next, enable the digital filter pathway for the ADC by writing a 1 to bit 3 in register 107, page 0. (This pathway is only enabled if the DAC is powered down.) [Figure](#page-36-0) 27 shows the record-only path.



B0173-01

<span id="page-36-0"></span>**Figure 27. Record-Only Mode With Digital Processing Path Enabled**

**[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)** SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**



# **7.5 Programming**

# **7.5.1 I <sup>2</sup>C Control Interface**

The TLV320AIC3109-Q1 supports the I<sup>2</sup>C control protocol using 7-bit addressing and is capable of both standard and fast modes. As illustrated in [Figure](#page-37-0) 28, the minimum timing for each  $t_{HD-STA}$ ,  $t_{SU-STA}$ , and  $t_{SU-STO}$  is 0.9 µs for <sup>2</sup>C fast mode. The TLV320AIC3109-Q1 responds to the I<sup>2</sup>C address of 001 1000. I<sup>2</sup>C is a two-wire, open-drain interface supporting multiple devices and masters on a single bus. Devices on the I<sup>2</sup>C bus only drive the bus lines low by connecting the lines to ground; the devices never drive the bus lines high. Instead, the bus wires are pulled high by pullup resistors so the bus wires are high when not being driven low by a device. This way two devices cannot conflict; if two devices drive the bus simultaneously, there is no driver contention.



**Figure 28. I <sup>2</sup>C Interface Timing**

<span id="page-37-0"></span>Communication on the I<sup>2</sup>C bus always takes place between two devices, one acting as the master and the other acting as the slave. Both masters and slaves can read and write, but slaves can only do so under the direction of the master. Some I<sup>2</sup>C devices can act as masters or slaves, but the TLV320AIC3109-Q1 can only act as a slave device.

An I<sup>2</sup>C bus consists of two lines, SDA and SCL. SDA carries data; SCL provides the clock. All data are transmitted across the I<sup>2</sup>C bus in groups of eight bits. To send a bit on the I<sup>2</sup>C bus, the SDA line is driven to the appropriate level when SCL is low (a low on SDA indicates the bit is zero; a high indicates the bit is one). When the SDA line settles, the SCL line is brought high then low. This pulse on SCL clocks the SDA bit into the receiver shift register.

The I<sup>2</sup>C bus is bidirectional: the SDA line is used both for transmitting and receiving data. When a master reads from a slave, the slave drives the data line; when a master sends to a slave, the master drives the data line. Under normal circumstances the master drives the clock line.

Most of the time the bus is idle, no communication is taking place, and both lines are high. When communication is taking place, the bus is active. Only master devices can start a communication by causing a START condition on the bus. Normally, the data line is only allowed to change state when the clock line is low. If the data line changes state when the clock line is high, then the data line state is either a START condition or a STOP condition. A START condition is when the clock line is high and the data line goes from high to low. A STOP condition is when the clock line is high and the data line goes from low to high.

After the master issues a START condition, the master sends a byte that indicates which slave device to communicate with. This byte is called the *address* byte. Each device on an I <sup>2</sup>C bus has a unique 7-bit address. (Slaves can also have 10-bit addresses; see the  ${}^{12}$ C specification for details.) The master sends an address in the address byte with a bit indicating whether to read from or write to the slave device.

38



#### **Programming (continued)**

Every byte transmitted on the  $I<sup>2</sup>C$  bus, address or data, is acknowledged with an acknowledge bit. When a master finishes sending a byte (eight data bits) to a slave, the master stops driving SDA and waits for the slave to acknowledge the byte. The slave acknowledges the byte by pulling SDA low. The master then sends a clock pulse to clock the acknowledge bit. Similarly, when a master finishes reading a byte, the master pulls SDA low to acknowledge this operation to the slave. The master then sends a clock pulse to clock the bit.

A not-acknowledge is performed by simply leaving SDA high during an acknowledge cycle. If a device is not present on the bus and the master attempts to address the device, the master receives a not-acknowledge because no device is present at that address to pull the line low.

When a master finishes communicating with a slave, the master can issue a STOP condition. When a STOP condition is issued, the bus becomes idle again. A master can also issue another START condition. When a START condition is issued when the bus is active, this condition is called a *repeated START* condition.

The TLV320AIC3109-Q1 also responds to and acknowledges a general call, which consists of the master issuing a command with a slave-address byte of 00h. [Figure](#page-38-1) 29 and Figure 30 show timing diagrams for I<sup>2</sup>C write and read operations, respectively.

<span id="page-38-0"></span>

T0148-01

**Figure 30. I <sup>2</sup>C Read**

<span id="page-38-1"></span>In the case of an  $I<sup>2</sup>C$  register write, if the master does not issue a STOP condition, then the device enters autoincrement mode. So in the next eight clocks, the data on SDA are treated as data for the next incremental register.

Similarly, in the case of an I<sup>2</sup>C register read, after the device has sent out the 8-bit data from the addressed register, if the master issues an acknowledge, the slave takes over control of the SDA bus and transmits for the next 8 clocks the data of the next incremental register.

# *7.5.1.1 I <sup>2</sup>C Bus Debug in a Glitched System*

Occasionally, some systems can encounter noise or glitches on the I<sup>2</sup>C bus. In the unlikely event that this noise affects bus performance, use the I<sup>2</sup>C debug register. This feature terminates the I<sup>2</sup>C bus error allowing the I<sup>2</sup>C device and system to resume communications. The I<sup>2</sup>C bus error detector is enabled by default. The TLV320AIC3109-Q1 I<sup>2</sup>C error detector status can be read from bit 0 in register 107, page 0. If desired, the detector can be disabled by writing to bit 2 in register 107, page 0.

Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLASE93A&partnum=TLV320AIC3109-Q1) Feedback*



# **7.6 Register Maps**

#### **7.6.1 Register Map Structure**

The register map of the TLV320AIC3109-Q1 consists of two pages of registers, with each page containing 128 registers. The register at address zero on each page is used as a page-control register and writing to this register determines the active page for the device. All subsequent read/write operations access the page that is active at the time unless a register write is performed to change the active page. The active page defaults to page 0 on device reset.

<span id="page-39-0"></span>[Table](#page-39-0) 7 lists the different access codes used in the TLV320AIC3109-Q1 registers.





The control registers for the TLV320AIC3109-Q1 are described in this section. All registers are 8 bits in width, with bit 7 referring to the most-significant bit of each register and bit 0 referring to the least-significant bit. [Table](#page-40-0) 8 lists the registers for page 0 and page 1.



**[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)**

**[www.ti.com](http://www.ti.com)** SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017

# **Table 8. TLV320AIC3109-Q1 Register Map**

<span id="page-40-0"></span>

# **[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)**

SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**



# **Table 8. TLV320AIC3109-Q1 Register Map (continued)**





**[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1) [www.ti.com](http://www.ti.com)** SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017

# **Table 8. TLV320AIC3109-Q1 Register Map (continued)**



Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLASE93A&partnum=TLV320AIC3109-Q1) Feedback*

# **[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)**

SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**



# **Table 8. TLV320AIC3109-Q1 Register Map (continued)**



<span id="page-44-0"></span>

#### **7.6.2 Page 0 Registers**

These registers are held within page 0.

#### *7.6.2.1 Register 0: Page Select (address = 0h) [reset = 0000 0000], Page 0*

#### **Figure 31. Register 0**

<span id="page-44-1"></span>

#### **Table 9. Register 0 Field Descriptions**



### *7.6.2.2 Register 1: Software Reset Register (address = 1h) [reset = 0000 0000], Page 0*

# **Figure 32. Register 1**



#### **Table 10. Register 1 Field Descriptions**



**STRUMENTS** 

**EXAS** 

# <span id="page-45-0"></span>*7.6.2.3 Register 2: Codec Sample Rate Select Register (address = 2h) [reset = 0000 0000], Page 0*



#### **Figure 33. Register 2**

(1) In the TLV320AIC3109-Q1, the ADC  $f_S$  must be set equal to the DAC  $f_S$ , which is done by setting the value of bits 7-4 equal to the value of bits 3–0.

 $\mathsf{r}$ 

٦

# <span id="page-46-0"></span>*7.6.2.4 Register 3: PLL Programming Register A (address = 3h) [reset = 0001 0000], Page 0*

<span id="page-46-1"></span>

# **Figure 34. Register 3**

# *7.6.2.5 Register 4: PLL Programming Register B (address = 4h) [reset = 0000 0100]*

# **Figure 35. Register 4**



#### **Table 13. Register 4 Field Descriptions**



**RUMENTS** 

XAS

# <span id="page-47-1"></span><span id="page-47-0"></span>*7.6.2.6 Register 5: PLL Programming Register C (address = 5h) [reset = 0000 0000], Page 0*



**Figure 36. Register 5**

# **Table 14. Register 5 Field Descriptions**



(1) Whenever the D value is changed, write register 5 immediately followed by register 6. Even if only the MSB or LSB of the value changes, both registers must be written.

#### *7.6.2.7 Register 6: PLL Programming Register D (address = 6h) [reset = 0000 0000]*

#### **Figure 37. Register 6**



#### **Table 15. Register 6 Field Descriptions**



(1) Whenever the D value is changed, write register 5 immediately followed by register 6. Even if only the MSB or LSB of the value changes, both registers must be written.

<span id="page-48-0"></span>

Г

# *7.6.2.8 Register 7: Codec Data-Path Setup Register (address = 7h) [reset = 0000 0000], Page 0*

<span id="page-48-1"></span>

# **Figure 38. Register 7**

#### *7.6.2.9 Register 8: Audio Serial Data Interface Control Register A (address = 8h) [reset = 0000 0000], Page 0*

# **Figure 39. Register 8**



# **Table 17. Register 8 Field Descriptions**



Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLASE93A&partnum=TLV320AIC3109-Q1) Feedback*

Texas<br>Instruments

# <span id="page-49-0"></span>*7.6.2.10 Register 9: Audio Serial Data Interface Control Register B (address = 9h) [reset = 0000 0000], Page 0*



# **Figure 40. Register 9**

# <span id="page-50-0"></span>*7.6.2.11 Register 10: Audio Serial Data Interface Control Register C (address = Ah) [reset = 0000 0000], Page 0*



### **Table 19. Register 10 Field Descriptions**

<span id="page-50-1"></span>

#### *7.6.2.12 Register 11: Audio Codec Overflow Flag Register (address = Bh) [reset = 0000 0001], Page 0*

#### **Figure 42. Register 11**



### **Table 20. Register 11 Field Descriptions**



#### Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLASE93A&partnum=TLV320AIC3109-Q1) Feedback*

**TRUMENTS** 

EXAS

# <span id="page-51-0"></span>*7.6.2.13 Register 12: Audio Codec Digital Filter Control Register (address = Ch) [reset = 0000 0000], Page 0*

<span id="page-51-1"></span>

0: DAC digital effects filter disabled (bypassed)

0: DAC de-emphasis filter disabled (bypassed)

1: DAC digital effects filter enabled

1: DAC de-emphasis filter enabled

# **Figure 43. Register 12**

#### *7.6.2.14 Register 13: Headset/Button Press Detection Register A (address = Dh) [reset = 0000 0000], Page 0*

5:4 Reserved R/W 0h Reserved. Always write zeros to these bits.

1:0 Reserved R/W 0h Reserved. Always write zeros to these bits.

3 | DAC Digital Effects Filter Control | R/W | 0h | DAC digital effects filter control.

2  $\vert$  DAC De-Emphasis Filter Control  $\vert$  R/W  $\vert$  0h  $\vert$  DAC de-emphasis filter control.

#### **Figure 44. Register 13**



#### **Table 22. Register 13 Field Descriptions**



# <span id="page-52-0"></span>*7.6.2.15 Register 14: Headset/Button Press Detection Register B (address = Eh) [reset = 0000 0000], Page 0*



# **Figure 45. Register 14**

<span id="page-52-1"></span>

# *7.6.2.16 Register 15: ADC PGA Gain Control Register (address = Fh) [reset = 1000 0000], Page 0*

# **Figure 46. Register 15**



#### **Table 24. Register 15 Field Descriptions**



# <span id="page-53-0"></span>*7.6.2.17 Register 16: Auxiliary PGA Gain Control Register (address = Fh) [reset = 1000 0000], Page 0*



**Figure 47. Register 16**

# **Table 25. Register 16 Field Descriptions**



### *7.6.2.18 Register 17–18: Reserved (address = 11h–12h) [reset = 1111 1111], Page 0*

#### **Figure 48. Register 17**



### **Table 26. Register 17 Field Descriptions**



<span id="page-54-0"></span>

# *7.6.2.19 Register 19: MIC1P/LINE1P to ADC Control Register (address = 13h) [reset = 0111 1000], Page 0*



### **Figure 49. Register 19**

#### **Table 27. Register 19 Field Descriptions**



### *7.6.2.20 Register 20: Reserved (address = 14h) [reset = 0111 1000], Page 0*

#### **Figure 50. Register 20**



#### **Table 28. Register 20 Field Descriptions**



# <span id="page-55-0"></span>*7.6.2.21 Register 21: MIC2P/LINE2P to ADC Control Register (address = 15h) [reset = 0111 1000], Page 0*



# **Figure 51. Register 21**

#### **Table 29. Register 21 Field Descriptions**



# *7.6.2.22 Registers 22–24: Reserved (address = 16h–18h) [reset = 0111 1000], Page 0*

#### **Figure 52. Register 22**



# **Table 30. Register 22 Field Descriptions**



56

#### <span id="page-56-0"></span>*7.6.2.23 Register 25: MICBIAS Control Register (address = 25h) [reset = 0000 0110], Page 0*

<span id="page-56-1"></span>

#### **Figure 53. Register 25**

# **Table 31. Register 25 Field Descriptions**



#### *7.6.2.24 Register 26: AGC Control Register A (address = 1Ah) [reset = 0000 0000], Page 0*

#### **Figure 54. Register 26**



#### **Table 32. Register 26 Field Descriptions**



(1) Time constants are valid when DRA is not enabled. The values change if DRA is enabled.

**RUMENTS** 

**XAS** 

# <span id="page-57-0"></span>*7.6.2.25 Register 27: AGC Control Register B (address = 1Bh) [reset = 1111 1110], Page 0*

<span id="page-57-1"></span>

…

0000 010: Maximum gain = 1 dB

1110 110: Maximum gain = 59 dB

1110 111–111 111: Maximum gain = 59.5 dB

# **Figure 55. Register 27**

# *7.6.2.26 Register 28: AGC Control Register C (address = 1Ch) [reset = 0000 0000], Page 0*

0 Reserved R/W 0h Reserved. Always write zero to this bit.

### **Figure 56. Register 28**



#### **Table 34. Register 28 Field Descriptions**





#### *7.6.2.27 Register 29: Reserved (address = 1Dh) [reset = 0000 0000], Page 0*



#### **Figure 57. Register 29**

# **Table 35. Register 29 Field Descriptions**



### *7.6.2.28 Register 30: Reserved (address = 1Eh) [reset = 1111 1110], Page 0*

#### **Figure 58. Register 30**



#### **Table 36. Register 30 Field Descriptions**

<span id="page-58-0"></span>

### *7.6.2.29 Register 31: Reserved (address = 1Fh) [reset = 0000 0000], Page 0*

#### **Figure 59. Register 31**



#### **Table 37. Register 31 Field Descriptions**



#### *7.6.2.30 Register 32: AGC Gain Register (address = 20h) [reset = 1000 0000], Page 0*

#### **Figure 60. Register 32**



#### **Table 38. Register 32 Field Descriptions**



# <span id="page-59-0"></span>*7.6.2.31 Register 33: Reserved (address = 21h) [reset = 0000 0000], Page 0*



# **Figure 61. Register 33**

# *7.6.2.32 Register 34: AGC Noise Gate Debounce Register (address = 22h) [reset = 0000 0000], Page 0*

7:0 Reserved R/W 0h Reserved. Always write zeros to these bits.

#### **Figure 62. Register 34**





#### **Table 40. Register 34 Field Descriptions**

(1) Time constants are valid when DRA is not enabled. The values change when DRA is enabled.

XAS

#### <span id="page-60-0"></span>*7.6.2.33 Register 35: Reserved (address = 23h) [reset = 0000 0000], Page 0*



#### **Figure 63. Register 35**

#### *7.6.2.34 Register 36: ADC Flag Register (address = 24h) [reset = 0000 0000], Page 0*

7:0 Reserved R/W 0h Reserved. Always write zeros to these bits.

#### **Figure 64. Register 36**



#### **Table 42. Register 36 Field Descriptions**

<span id="page-60-1"></span>

#### *7.6.2.35 Register 37: DAC Power and Output Driver Control Register (address = 25h) [reset = 0000 0000], Page 0*

#### **Figure 65. Register 37**



#### **Table 43. Register 37 Field Descriptions**



Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLASE93A&partnum=TLV320AIC3109-Q1) Feedback*

**RUMENTS** 

XAS

# <span id="page-61-0"></span>*7.6.2.36 Register 38: High-Power Output Driver Control Register (address = 26h) [reset = 0000 0000], Page 0*



# **Figure 66. Register 38**



# **Table 44. Register 38 Field Descriptions**

# *7.6.2.37 Register 39: Reserved (address = 27h) [reset = 0000 0000], Page 0*

#### **Figure 67. Register 39**



## **Table 45. Register 39 Field Descriptions**



# <span id="page-62-0"></span>*7.6.2.38 Register 40: High-Power Output Stage Control Register (address = 28h) [reset = 0000 0000], Page 0*

<span id="page-62-1"></span>

#### **Figure 68. Register 40**

### **Table 46. Register 40 Field Descriptions**



# *7.6.2.39 Register 41: DAC Output Switching Control Register (address = 29h) [reset = 0000 0000], Page 0*

### **Figure 69. Register 41**



#### **Table 47. Register 41 Field Descriptions**



# <span id="page-63-0"></span>*7.6.2.40 Register 42: Output Driver Pop Reduction Register (address = 2Ah) [reset = 0000 0000], Page 0*



#### **Figure 70. Register 42**

#### **Table 48. Register 42 Field Descriptions**

<span id="page-63-1"></span>

# *7.6.2.41 Register 43: DAC Digital Volume Control Register (address = 2Bh) [reset = 1000 0000], Page 0*

# **Figure 71. Register 43**



# **Table 49. Register 43 Field Descriptions**



#### *7.6.2.42 Register 44: Reserved (address = 2Ch) [reset = 1000 0000], Page 0*



#### **Figure 72. Register 44**

#### *7.6.2.43 Registers 45–50: Reserved (address = 2Dh–32h) [reset = 0000 0000], Page 0*

#### **Figure 73. Register 45**

7:0 | Reserved **R/W** | 1000 0000h Reserved. Always write 1000 0000 to these bits.



#### **Table 51. Register 45 Field Descriptions**



#### *7.6.2.44 Register 51: Reserved (address = 33h) [reset = 0000 0100], Page 0*

#### **Figure 74. Register 51**



#### **Table 52. Register 51 Field Descriptions**



#### *7.6.2.45 Registers 52–57: Reserved (address = 34h–39h) [reset = 0000 0000], Page 0*

#### **Figure 75. Register 52**



#### **Table 53. Register 52 Field Descriptions**



# *7.6.2.46 Register 58: Reserved (address = 3Ah) [reset = 0000 0100], Page 0*



#### **Figure 76. Register 58**

<span id="page-65-0"></span>

#### *7.6.2.47 Register 59: Reserved (address = 3Bh) [reset = 0000 0000], Page 0*

#### **Figure 77. Register 59**



#### **Table 55. Register 59 Field Descriptions**



# *7.6.2.48 Register 60: PGA to HPOUT Volume Control Register (address = 3Ch) [reset = 0000 0000], Page 0*

#### **Figure 78. Register 60**



#### **Table 56. Register 60 Field Descriptions**



<span id="page-66-0"></span>

# *7.6.2.49 Register 61: DAC\_1 to HPOUT Volume Control Register (address = 3Dh) [reset = 0000 0000], Page 0*

### **Figure 79. Register 61**



#### **Table 57. Register 61 Field Descriptions**



#### <span id="page-66-1"></span>*7.6.2.50 Register 62: Reserved Register (address = 3Eh) [reset = 0000 0000], Page 0*

#### **Figure 80. Register 62**



#### **Table 58. Register 62 Field Descriptions**



#### *7.6.2.51 Register 63: PGA\_AUX to HPOUT Volume Control Register (address = 3Fh) [reset = 0000 0000], Page 0*

#### **Figure 81. Register 63**



#### **Table 59. Register 63 Field Descriptions**



**TRUMENTS** 

XAS

### <span id="page-67-0"></span>*7.6.2.52 Register 64: Reserved (address = 40h) [reset = 0000 0000], Page 0*



# **Figure 82. Register 64**

#### *7.6.2.53 Register 65: HPOUT Output Level Control Register (address = 41h) [reset = 0000 0100], Page 0*

7:0 Reserved RW Oh Reserved. Always write zeros to these bits.

# **Figure 83. Register 65**





# **Table 61. Register 65 Field Descriptions**

#### *7.6.2.54 Register 66: Reserved (address = 42h) [reset = 0000 0000], Page 0*

#### **Figure 84. Register 66**



#### **Table 62. Register 66 Field Descriptions**



<span id="page-68-0"></span>

# <span id="page-68-1"></span>*7.6.2.55 Register 67: PGA to HPCOM Volume Control Register (address = 43h) [reset = 0000 0000], Page 0*

#### **Figure 85. Register 67**



#### **Table 63. Register 67 Field Descriptions**



#### *7.6.2.56 Register 68: DAC\_1 to HPCOM Volume Control Register (address = 44h) [reset = 0000 0000], Page 0*

#### **Figure 86. Register 68**



#### **Table 64. Register 68 Field Descriptions**



#### *7.6.2.57 Register 69: Reserved (address = 45h) [reset = 0000 0000], Page 0*

#### **Figure 87. Register 69**



#### **Table 65. Register 69 Field Descriptions**



**STRUMENTS** 

EXAS

# <span id="page-69-0"></span>*7.6.2.58 Register 70: PGA\_AUX to HPCOM Volume Control Register (address = 46h) [reset = 0000 0000], Page 0*

# **Figure 88. Register 70**



### **Table 66. Register 70 Field Descriptions**



# *7.6.2.59 Register 71: Reserved (address = 47h) [reset = 0000 0000], Page 0*

# **Figure 89. Register 71**



#### **Table 67. Register 71 Field Descriptions**



# <span id="page-70-0"></span>*7.6.2.60 Register 72: HPCOM Output Level Control Register (address = 48h) [reset = 0000 0100], Page 0*



# **Figure 90. Register 72**

#### **Table 68. Register 72 Field Descriptions**



# *7.6.2.61 Registers 73–80: Reserved (address = 49h–50h) [reset = 0000 0000], Page 0*

### **Figure 91. Registers 73–80**



#### **Table 69. Registers 73–80 Field Descriptions**



**[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)**

**TRUMENTS** 

EXAS

# <span id="page-71-1"></span><span id="page-71-0"></span>*7.6.2.62 Register 81: PGA to LEFT\_LOP/M Volume Control Register (address = 51h) [reset = 0000 0000], Page 0*

#### **Figure 92. Register 81**



#### **Table 70. Register 81 Field Descriptions**



#### *7.6.2.63 Register 82: DAC\_1 to LEFT\_LOP/M Volume Control Register (address = 52h) [reset = 0000 0000], Page 0*

#### **Figure 93. Register 82**



#### **Table 71. Register 82 Field Descriptions**



#### *7.6.2.64 Register 83: Reserved (address = 53h) [reset = 0000 0000], Page 0*

#### **Figure 94. Register 83**



#### **Table 72. Register 83 Field Descriptions**




# *7.6.2.65 Register 84: PGA\_AUX to LEFT\_LOP/M Volume Control Register (address = 54h) [reset = 0000 0000], Page 0*

# **Figure 95. Register 84**



# **Table 73. Register 84 Field Descriptions**



# *7.6.2.66 Register 85: Reserved (address = 55h) [reset = 0000 0000], Page 0*

## **Figure 96. Register 85**



## **Table 74. Register 85 Field Descriptions**



**TRUMENTS** 

EXAS

# *7.6.2.67 Register 86: LEFT\_LOP/M Output Level Control Register (address = 56h) [reset = 0000 0000], Page 0*



# **Figure 97. Register 86**

# **Table 75. Register 86 Field Descriptions**



# *7.6.2.68 Register 87: Reserved (address = 57h) [reset = 0000 0000], Page 0*

# **Figure 98. Register 87**



# **Table 76. Register 87 Field Descriptions**





# *7.6.2.69 Register 88: PGA to RIGHT\_LOP/M Volume Control (address = 58h) [reset = 0000 0000], Page 0*





#### *7.6.2.70 Register 89: DAC\_1 to RIGHT\_LOP/M Volume Control (address = 59h) [reset = 0000 0000], Page 0*

### **Figure 100. Register 89**



#### **Table 78. Register 89 Field Descriptions**



# *7.6.2.71 Register 90: Reserved (address = 5A) [reset = 0000 0000], Page 0*

# **Figure 101. Register 90**



# **Table 79. Register 90 Field Descriptions**



**STRUMENTS** 

**EXAS** 

# *7.6.2.72 Register 91: PGA\_AUX to RIGHT\_LOP/M Volume Control (address = 5Bh) [reset = 0000 0000], Page 0*

# **Figure 102. Register 91**



# **Table 80. Register 91 Field Descriptions**



# *7.6.2.73 Register 92: Reserved (address = 5Ch) [reset = 0000 0000], Page 0*

# **Figure 103. Register 92**



# **Table 81. Register 92 Field Descriptions**



# *7.6.2.74 Register 93: RIGHT\_LOP/M Output Level Control (address = 5Dh) [reset = 0000 0000], Page 0*



# **Figure 104. Register 93**

## **Table 82. Register 93 Field Descriptions**



# *7.6.2.75 Register 94: Module Power Status Register (address = 5Eh) [reset = 0000 0000], Page 0*

# **Figure 105. Register 94**



# **Table 83. Register 94 Field Descriptions**



Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLASE93A&partnum=TLV320AIC3109-Q1) Feedback*

**STRUMENTS** 

**EXAS** 

# *7.6.2.76 Register 95: Output Driver Short-Circuit Detection Status Register (address = 5Fh) [reset = 0000 0000], Page 0*





# **Table 84. Register 95 Field Descriptions**



# *7.6.2.77 Register 96: Sticky Interrupt Flags Register (address = 60h) [reset = 0000 0000], Page 0*

# **Figure 107. Register 96**



# **Table 85. Register 96 Field Descriptions**



# *7.6.2.78 Register 97: Real-Time Interrupt Flags Register (address = 61h) [reset = 0000 0000], Page 0*



# **Figure 108. Register 97**

### **Table 86. Register 97 Field Descriptions**



# *7.6.2.79 Registers 98–100: Reserved (address = 62h–64h) [reset = 0000 0000], Page 0*

# **Figure 109. Registers 98–100**



## **Table 87. Registers 98–100 Field Descriptions**



# *7.6.2.80 Register 101: Clock Register (address = 65h) [reset = 0000 0000], Page 0*

# **Figure 110. Register 101**



# **Table 88. Register 101 Field Descriptions**



#### Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLASE93A&partnum=TLV320AIC3109-Q1) Feedback*

**EXAS** 

# *7.6.2.81 Register 102: Clock Generation Control Register (address = 66h) [reset = 0000 0000], Page 0*



# **Figure 111. Register 102**

# **Table 89. Register 102 Field Descriptions**



## *7.6.2.82 Register 103: AGC New Programmable Attack Time Register (address = 67h) [reset = 0000 0000], Page 0*

# **Figure 112. Register 103**



# **Table 90. Register 103 Field Descriptions**





# *7.6.2.83 Register 104: AGC New Programmable Decay Time Register (address = 68h) [reset = 0000 0000], Page 0*



# **Figure 113. Register 104**

## **Table 91. Register 104 Field Descriptions**



(1) Decay time is limited based on the NCODEC ratio that is selected. For NCODEC = 1, maximum decay time = 4 s; NCODEC = 1.5, maximum decay time = 5.6 s; NCODEC = 2, maximum decay time = 8 s; NCODEC = 2.5, maximum decay time = 9.6 s; NCODEC = 3 or 3.5, maximum decay time = 11.2 s; NCODEC = 4 or 4.5, maximum decay time = 16 s; NCODEC = 5, maximum decay time = 19.2 s; and NCODEC =  $5.5$  or 6, maximum decay time =  $22.4$  s.

# *7.6.2.84 Registers 105–106: Reserved (address = 69h–6Ah) [reset = 0000 0000], Page 0*

# **Figure 114. Register 105**



# **Table 92. Register 105 Field Descriptions**



**ISTRUMENTS** 

**EXAS** 

# *7.6.2.85 Register 107: New Programmable ADC Digital Path and I <sup>2</sup>C Bus Condition Register (address = 6Bh) [reset = 0000 0000], Page 0*



# **Figure 115. Register 107**

# **Table 93. Register 107 Field Descriptions**





# *7.6.2.86 Register 108: Passive Analog Signal Bypass Selection During Power Down Register (address = 6Ch) [reset = 0000 0000], Page 0*



## **Figure 116. Register 108**

# **Table 94. Register 108 Field Descriptions(1)**



(1) Based on the register 108 settings, if both LINE1 and LINE2 inputs are routed to the output at the same time, then the two switches used for the connection short the two input signals together on the output pins. The shorting resistance between the two input pins is two times the bypass switch resistance ( $R_{dson}$ ). In general, avoid this shorting condition because higher drive currents are likely to occur on the circuitry that feeds these two input pins of this device.

### *7.6.2.87 Register 109: DAC Quiescent Current Adjustment Register (address = 6Dh) [reset = 0000 0000], Page 0*

# **Figure 117. Register 109**



# **Table 95. Register 109 Field Descriptions**



**RUMENTS** 

XAS

# *7.6.2.88 Registers 110–127: Reserved (address = 6Eh–7Fh) [reset = 0000 0000], Page 0*



# **Figure 118. Registers 110–127**

### **Table 96. Registers 110–127 Field Descriptions**



### **7.6.3 Page 1 Register Descriptions**

These registers are held within page 1.

### *7.6.3.1 Register 0: Page Select Register (address = 0h) [reset = 0000 0000], Page 1*

# **Figure 119. Register 0**



## **Table 97. Register 0 Field Descriptions**



# *7.6.3.2 Register 1: Audio Effects Filter N0 Coefficient MSB Register (address = 1h) [reset = 0110 1011], Page 1*

#### **Figure 120. Register 1**



# **Table 98. Register 1 Field Descriptions**



(1) When programming any coefficient value in page 1, always write the MSB register first, immediately followed by the LSB register. Even if only the MSB or LSB of the coefficient changes, write both registers in this sequence.



# *7.6.3.3 Register 2: Audio Effects Filter N0 Coefficient LSB Register (address = 2h) [reset = 1110 0011], Page 1*



### **Figure 121. Register 2**

## *7.6.3.4 Register 3: Audio Effects Filter N1 Coefficient MSB Register (address = 3h) [reset = 1001 0110], Page 1*

### **Figure 122. Register 3**



### **Table 100. Register 3 Field Descriptions**



## *7.6.3.5 Register 4: Audio Effects Filter N1 Coefficient LSB Register (address = 4h) [reset = 0110 0110], Page 1*

#### **Figure 123. Register 4**



# **Table 101. Register 4 Field Descriptions**



**RUMENTS** 

XAS

integer with possible values ranging from –32,768 to 32,767.

# *7.6.3.6 Register 5: Audio Effects Filter N2 Coefficient MSB Register (address = 5h) [reset = 0110 0111], Page 1*

# **Figure 124. Register 5**



## *7.6.3.7 Register 6: Audio Effects Filter N2 Coefficient LSB Register (address = 6h) [reset = 0101 1101], Page 1*

### **Figure 125. Register 6**



### **Table 103. Register 6 Field Descriptions**



# *7.6.3.8 Register 7: Audio Effects Filter N3 Coefficient MSB Register (address = 7h) [reset = 0110 1011], Page 1*

#### **Figure 126. Register 7**



# **Table 104. Register 7 Field Descriptions**





# *7.6.3.9 Register 8: Audio Effects Filter N3 Coefficient LSB Register (address = 8h) [reset = 1110 0011], Page 1*



## **Figure 127. Register 8**

## *7.6.3.10 Register 9: Audio Effects Filter N4 Coefficient MSB Register (address = 9h) [reset = 1001 0110], Page 1*

### **Figure 128. Register 9**



### **Table 106. Register 9 Field Descriptions**



# 7.6.3.11 Register 10: Audio Effects Filter N4 Coefficient LSB Register (address = Ah) [reset = 0110 0110], *Page 1*

#### **Figure 129. Register 10**



## **Table 107. Register 10 Field Descriptions**



**RUMENTS** 

**XAS** 

# *7.6.3.12 Register 11: Audio Effects Filter N5 Coefficient MSB Register (address = Bh) [reset = 0110 0111], Page 1*



**Figure 130. Register 11**

## 7.6.3.13 Register 12: Audio Effects Filter N5 Coefficient LSB Register (address = Ch) [reset = 0101 1101], *Page 1*

# **Figure 131. Register 12**



# **Table 109. Register 12 Field Descriptions**



### *7.6.3.14 Register 13: Audio Effects Filter D1 Coefficient MSB Register (address = Dh) [reset = 0111 1101], Page 1*

# **Figure 132. Register 13**



# **Table 110. Register 13 Field Descriptions**



# *7.6.3.15 Register 14: Audio Effects Filter D1 Coefficient LSB Register (address = Eh) [reset = 1000 0011h], Page 1*



## 7.6.3.16 Register 15: Audio Effects Filter D2 Coefficient MSB Register (address = Fh) [reset = 1000 0100], *Page 1*

# **Figure 134. Register 15**



### **Table 112. Register 15 Field Descriptions**



## *7.6.3.17 Register 16: Audio Effects Filter D2 Coefficient LSB Register (address = 10h) [reset = 1110 1110], Page 1*

## **Figure 135. Register 16**



# **Table 113. Register 16 Field Descriptions**



**TRUMENTS** 

**XAS** 

# *7.6.3.18 Register 17: Audio Effects Filter D4 Coefficient MSB Register (address = 11h) [reset = 0111 1101], Page 1*



## *7.6.3.19 Register 18: Audio Effects Filter D4 Coefficient LSB Register (address = 12h) [reset = 1000 0011], Page 1*

# **Figure 137. Register 18**



# **Table 115. Register 18 Field Descriptions**



### *7.6.3.20 Register 19: Audio Effects Filter D5 Coefficient MSB Register (address = 13h) [reset = 1000 0100], Page 1*

## **Figure 138. Register 19**



# **Table 116. Register 19 Field Descriptions**



# *7.6.3.21 Register 20: Audio Effects Filter D5 Coefficient LSB Register (address = 14h) [reset = 1110 1110], Page 1*



# *7.6.3.22 Register 21: De-Emphasis Filter N0 Coefficient MSB Register (address = 15h) [reset = 0011 1001], Page 1*

# **Figure 140. Register 21**



# **Table 118. Register 21 Field Descriptions**



# *7.6.3.23 Register 22: De-Emphasis Filter N0 Coefficient LSB Register (address = 16h) [reset = 0101 0101], Page 1*

# **Figure 141. Register 22**



# **Table 119. Register 22 Field Descriptions**



# *7.6.3.24 Register 23: De-Emphasis Filter N1 Coefficient MSB Register (address = 17h) [reset = 1111 0011], Page 1*



## *7.6.3.25 Register 24: De-Emphasis Filter N1 Coefficient LSB Register (address = 18h) [reset = 0010 1101], Page 1*

# **Figure 143. Register 24**



#### **Table 121. Register 24 Field Descriptions**



## *7.6.3.26 Register 25: De-Emphasis Filter D1 Coefficient MSB Register (address = 19h) [reset = 0101 0011], Page 1*

## **Figure 144. Register 25**



# **Table 122. Register 25 Field Descriptions**



integer with possible values ranging from –32,768 to 32,767.

integer with possible values ranging from –32,768 to 32,767.

# *7.6.3.27 Register 26: De-Emphasis Filter D1 Coefficient LSB Register (address = 1Ah) [reset = 0111 1110], Page 1*



# **Figure 145. Register 26**

# *7.6.3.28 Register 27: Reserved (address = 1Bh) [reset = 0110 1011], Page 1*

# **Figure 146. Register 27**



# **Table 124. Register 27 Field Descriptions**



# *7.6.3.29 Register 28: Reserved (address = 1Ch) [reset = 1110 0011], Page 1*

#### **Figure 147. Register 28**



#### **Table 125. Register 28 Field Descriptions**



# *7.6.3.30 Register 29: Reserved (address = 1Dh) [reset = 1001 0110], Page 1*

#### **Figure 148. Register 29**



## **Table 126. Register 29 Field Descriptions**



**TRUMENTS** 

XAS

# *7.6.3.31 Register 30: Reserved (address = 1Eh) [reset = 0110 0110], Page 1*



## **Figure 149. Register 30**

# *7.6.3.32 Register 31: Reserved (address = 1Fh) [reset = 0110 0111], Page 1*

# **Figure 150. Register 31**

7:0 Reserved Reserved R/W 0110 0110h Reserved. Always write 0110 0110 to these bits.



#### **Table 128. Register 31 Field Descriptions**



# *7.6.3.33 Register 32: Reserved (address = 20h) [reset = 0101 1101], Page 1*

# **Figure 151. Register 32**



#### **Table 129. Register 32 Field Descriptions**



# *7.6.3.34 Register 33: Reserved (address = 21h) [reset = 0110 1011], Page 1*

# **Figure 152. Register 33**



# **Table 130. Register 33 Field Descriptions**



# *7.6.3.35 Register 34: Reserved (address = 22h) [reset = 1110 0011], Page 1*



#### **Figure 153. Register 34**

# *7.6.3.36 Register 35: Reserved (address = 23h) [reset = 1001 0110], Page 1*

## **Figure 154. Register 35**

7:0 Reserved Reserved R/W 1110 0011h Reserved. Always write 1110 0011 to these bits.



#### **Table 132. Register 35 Field Descriptions**



# *7.6.3.37 Register 36: Reserved (address = 24h) [reset = 0110 0110], Page 1*

# **Figure 155. Register 36**



#### **Table 133. Register 36 Field Descriptions**



# *7.6.3.38 Register 37: Reserved (address = 25h) [reset = 0110 0111], Page 1*

# **Figure 156. Register 37**



# **Table 134. Register 37 Field Descriptions**



**TRUMENTS** 

XAS

# *7.6.3.39 Register 38: Reserved (address = 26h) [reset = 0101 1101], Page 1*



## **Figure 157. Register 38**

# *7.6.3.40 Register 39: Reserved (address = 27h) [reset = 0111 1101], Page 1*

# **Figure 158. Register 39**

7:0 Reserved Reserved R/W 0101 1101h Reserved. Always write 0101 1101 to these bits.



#### **Table 136. Register 39 Field Descriptions**



# *7.6.3.41 Register 40: Reserved (address = 28h) [reset = 1000 0011], Page 1*

### **Figure 159. Register 40**



#### **Table 137. Register 40 Field Descriptions**



# *7.6.3.42 Register 41: Reserved (address = 29h) [reset = 1000 0100], Page 1*

# **Figure 160. Register 41**



# **Table 138. Register 41 Field Descriptions**



# *7.6.3.43 Register 42: Reserved (address = 2Ah) [reset = 1110 1110], Page 1*



#### **Figure 161. Register 42**

# *7.6.3.44 Register 43: Reserved (address = 2Bh) [reset = 0111 1101], Page 1*

# **Figure 162. Register 43**

7:0 Reserved Reserved R/W 1110 1110h Reserved. Always write 1110 1110 to these bits.



#### **Table 140. Register 43 Field Descriptions**



# *7.6.3.45 Register 44: Reserved (address = 2Ch) [reset = 1000 0011], Page 1*

#### **Figure 163. Register 44**



#### **Table 141. Register 44 Field Descriptions**



## *7.6.3.46 Register 45: Reserved (address = 2Dh) [reset = 1000 0100], Page 1*

#### **Figure 164. Register 45**



# **Table 142. Register 45 Field Descriptions**



**TRUMENTS** 

XAS

# *7.6.3.47 Register 46: Reserved (address = 2Eh) [reset = 1110 1110], Page 1*



## **Figure 165. Register 46**

# *7.6.3.48 Register 47: Reserved (address = 2Fh) [reset = 0011 1001], Page 1*

## **Figure 166. Register 47**

7:0 Reserved Reserved R/W 1110 1110h Reserved. Always write 1110 1110 to these bits.



#### **Table 144. Register 47 Field Descriptions**



# *7.6.3.49 Register 48: Reserved (address = 30h) [reset = 0101 0101], Page 1*

# **Figure 167. Register 48**



#### **Table 145. Register 48 Field Descriptions**



# *7.6.3.50 Register 49: Reserved (address = 31h) [reset = 1111 0011], Page 1*

# **Figure 168. Register 49**



# **Table 146. Register 49 Field Descriptions**



# *7.6.3.51 Register 50: Reserved (address = 32h) [reset = 0010 1101], Page 1*



## **Figure 169. Register 50**

# *7.6.3.52 Register 51: Reserved (address = 33h) [reset = 0101 0011], Page 1*

## **Figure 170. Register 51**

7:0 Reserved Reserved R/W 0010 1101h Reserved. Always write 0010 1101 to these bits.



#### **Table 148. Register 51 Field Descriptions**



# *7.6.3.53 Register 52: Reserved (address = 34h) [reset = 0111 1110], Page 1*

## **Figure 171. Register 52**



#### **Table 149. Register 52 Field Descriptions**



## *7.6.3.54 Register 53: Reserved (address = 35h) [reset = 0111 1111], Page 1*

#### **Figure 172. Register 53**



## **Table 150. Register 53 Field Descriptions**



**TRUMENTS** 

XAS

# *7.6.3.55 Register 54: Reserved (address = 36h) [reset = 1111 1111], Page 1*



# **Figure 173. Register 54**

# *7.6.3.56 Registers 55–64: Reserved (address = 37h–40h) [reset = 0000 0000], Page 1*

7:0 Reserved Reserved R/W 1h Reserved. Always write ones to these bits.

## **Figure 174. Registers 55–64**



#### **Table 152. Registers 55–64 Field Descriptions**



# *7.6.3.57 Register 65: ADC High-Pass Filter N0 Coefficient MSB Register (address = 41h) [reset = 0011 1001], Page 1*

## **Figure 175. Register 65**



## **Table 153. Register 65 Field Descriptions**



### *7.6.3.58 Register 66: ADC High-Pass Filter N0 Coefficient LSB Register (address = 42h) [reset = 1110 1010], Page 1*

#### **Figure 176. Register 66**



# **Table 154. Register 66 Field Descriptions**





integer with possible values ranging from –32,768 to 32,767.

# *7.6.3.59 Register 67: Channel ADC High-Pass Filter N1 Coefficient MSB Register (address = 43h) [reset = 1000 0000 , Page 1*



# **Figure 177. Register 67**

#### *7.6.3.60 Register 68: Channel ADC High-Pass Filter N1 Coefficient LSB Register (address = 44h) [reset = 0001 0110], Page 1*

#### **Figure 178. Register 68**



#### **Table 156. Register 68 Field Descriptions**



### *7.6.3.61 Register 69: Channel ADC High-Pass Filter D1 Coefficient MSB Register (address = 45h) [reset = 0111 1111], Page 1*

## **Figure 179. Register 69**



#### **Table 157. Register 69 Field Descriptions**



# *7.6.3.62 Register 70: Channel ADC High-Pass Filter D1 Coefficient LSB Register (address = 46h) [reset = 1101 0101], Page 1*



## **Figure 180. Register 70**

# *7.6.3.63 Register 71: Reserved (address = 47h) [reset = 0111 1111], Page 1*

## **Figure 181. Register 71**



## **Table 159. Register 71 Field Descriptions**



# *7.6.3.64 Register 72: Reserved (address = 48h) [reset = 1110 1010], Page 1*

#### **Figure 182. Register 72**



#### **Table 160. Register 72 Field Descriptions**



#### *7.6.3.65 Register 73: Reserved (address = 49h) [reset = 1000 0000], Page 1*

## **Figure 183. Register 73**



#### **Table 161. Register 73 Field Descriptions**



integer with possible values ranging from –32,768 to 32,767.

# *7.6.3.66 Register 74: Reserved (address = 4Ah) [reset = 0001 0110], Page 1*



#### **Figure 184. Register 74**

# *7.6.3.67 Register 75: Reserved (address = 4Bh) [reset = 0111 1111], Page 1*

# **Figure 185. Register 75**

7:0 Reserved Reserved R/W 0001 0110h Reserved. Always write 0001 0110 to these bits.



#### **Table 163. Register 75 Field Descriptions**



# *7.6.3.68 Register 76: Reserved (address = 4Ch) [reset = 1101 0101], Page 1*

### **Figure 186. Register 76**



#### **Table 164. Register 76 Field Descriptions**



# *7.6.3.69 Registers 77h–127h: Reserved (address = 4Dh) [reset = 0000 0000], Page 1*

# **Figure 187. Registers 77h–127h**



## **Table 165. Registers 77h–127h Field Descriptions**



Texas **NSTRUMENTS** 

# **8 Application and Implementation**

## **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# **8.1 Application Information**

The TLV320AIC3109-Q1 is a highly integrated low-power mono audio codec with integrated headphone and line amplifiers. All features of the TLV320AIC3109-Q1 are accessed by programmable registers. An external processor with I<sup>2</sup>C protocol is required to control the device. Good practice is to perform a hardware reset after initial power-up to ensure that all registers are in default states. Extensive register-based power control is included, enabling mono 48-kHz DAC playback as low as 14-mW from a 3.3-V analog supply, making the device ideal for portable battery-powered audio applications.

# **8.2 Typical Application**

Governing bodies around the world have implemented specific legislation to require automotive companies to install emergency call (E-Call) systems in order to reduce emergency response times and thereby save lives. E-Call systems are activated during a collision or emergency situation and automatically facilitate a call to emergency services. The state of a vehicle after a collision is difficult to predict and can include a disconnected battery, trapped passengers, and a noisy environment. For this reason, the E-Call module must have its own battery power source and be able to sustain a hands-free call for at least ten minutes (depending on specific regional legislation). The TLV320AIC3109-Q1 as an audio codec and the [TAS5411-Q1](http://www.ti.com/product/TAS5411-Q1) as an audio amplifier are optimal choices for an E-Call application because these devices offers low power consumption and still allow a loud and clear conversation with an emergency operator.



# **Typical Application (continued)**



**Figure 188. Typical Connections for Emergency Call System (E-Call)**

# **8.2.1 Design Requirements**

[Table](#page-104-0) 166 shows the parameters used for this application.



<span id="page-104-0"></span>

#### **[TLV320AIC3109-Q1](http://www.ti.com/product/tlv320aic3109-q1?qgpn=tlv320aic3109-q1)** SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**



## **8.2.2 Detailed Design Procedure**

The audio codec in an E-Call system must be able to support full duplex communication between the digital audio source from the wireless module, the microphone input, and the speaker output. The TLV320AIC3109-Q1 is a mono audio codec that meets the low power requirements and has all the features necessary for an E-Call application.

The wireless module communicates to the audio codec through I<sup>2</sup>S interface. The class-D amplifier must maintain sufficient output power to drive the speaker to the specified audio level with sufficient audio quality. The amplifier must also have high efficiency to optimize power consumption and good EMI, EMC performance. In addition, many E-Call systems require speaker diagnostics and device protection circuitry.

The TLV320AIC3109-Q1 is a low-power mono audio codec that integrates a mono preamplifier and offers multiple inputs and outputs that are programmable in single-ended or fully differential configurations. The TLV320AIC3109-Q1 flexible configuration allows certain internal blocks to be enabled or bypassed. This flexibility allows for optimal power consumption, which is very important for E-Call systems.

The TAS5411-Q1 is a mono digital class-D audio amplifier ideal for use in automotive emergency call, telematics, instrument cluster, and infotainment applications. The device provides up to 8 W into 4  $\Omega$  at less than 10% THD+N from a 14.4-Vdc automotive battery. The wide operating voltage range and excellent efficiency make the device ideal for start-stop support or running from a backup battery when required. The integrated load-dump protection reduces external voltage clamp cost and size, and the onboard load diagnostics report the status of the speaker through  $l^2C$  interface.

Following the recommended component placement (see the schematic layout and routing provided in the *[Layout](#page-106-0)* section), integrate the TLV320AIC3109-Q1 and supporting components into the system PCB design.

Determining sample rate and master clock frequency is required because all internal timing are derived from the master clock during power-up. See the *Audio Clock [Generation](#page-20-0)* section for more information on how to configure the required clocks for the device.

When powered up, the device has several features powered down because the audio codec device is designed for low-power applications. Correct routing of the signals internal to the TLV320AIC3109-Q1 is achieved by correctly setting the device registers, powering up the required stages of the device, and configuring the internal switches for desired performance.

# **8.2.3 Application Curves**

As shown in [Figure](#page-105-0) 189, the TAS5411-Q1 can reach up to 83% into a 4-Ω load. Output power can be up to 8 W at 10% THD+N into a 4-Ω load.

The TLV320AIC3109-Q1 features a configurable MICBIAS level (that is, 2 V, 2.5 V, or AVDD). As shown in [Figure](#page-105-0) 190, 2-V and 2.5-V MICBIAS levels remain stable with changes in the AVDD supply voltage. When the MICBIAS output voltage is configured as AVDD, the MICBIAS output voltage follows AVDD.

<span id="page-105-0"></span>



# **9 Power Supply Recommendations**

The TLV320AIC3109-Q1 is designed to be extremely tolerant of power-supply sequencing. However, in some rare instances, unexpected conditions can be attributed to power-supply sequencing. The following sequence provides the most robust operation.

Power-up IOVDD first. Power-up the analog supplies, which includes AVDD and DRVDD, second. Power-up the digital supply DVDD last. Keep RESET low until all supplies are stable. The analog supplies must be greater than or equal to DVDD at all times. [Figure](#page-106-1) 191 and [Table](#page-106-2) 167 detail the preferred power-supply sequence.









# <span id="page-106-2"></span><span id="page-106-1"></span><span id="page-106-0"></span>**10 Layout**

# **10.1 Layout Guidelines**

Printed circuit board (PCB) design is made considering the application, and the review is specific for each system requirements. However, general considerations can optimize the system performance:

- Connect the TLV320AIC3109-Q1 thermal pad to the analog output driver ground
- Separate the analog and digital grounds to prevent possible digital noise from affecting the analog performance of the board
- The TLV320AIC3109-Q1 requires the decoupling capacitors to be placed as close as possible to the device power-supply terminals
- If possible, route the differential audio signals differentially on the PCB to obtain better noise immunity

SLASE93A –AUGUST 2017–REVISED NOVEMBER 2017 **[www.ti.com](http://www.ti.com)**



# **10.2 Layout Example**




### **11 Device and Documentation Support**

### **11.1 Documentation Support**

### **11.1.1 Related Documentation**

For related documentation see the following:

*[TAS5411-Q1](http://www.ti.com/lit/pdf/SLOS921) 8-W Mono Automotive Class-D Audio Amplifier With Load Dump and I <sup>2</sup>C Diagnostics*

### **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### **11.4 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### **11.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.



ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **11.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

### **12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### **PACKAGE OPTION ADDENDUM**

www.ti.com 23-Jun-2023



**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







## **PACKAGE MATERIALS INFORMATION**

www.ti.com 21-Dec-2024



\*All dimensions are nominal



### **RHM 32**

## **GENERIC PACKAGE VIEW**

# **VQFNP - 0.9 mm max height**<br>PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **PACKAGE OUTLINE**

## **RHM0032A VQFNP - 0.9 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **EXAMPLE BOARD LAYOUT**

## **RHM0032A VQFNP - 0.9 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **EXAMPLE STENCIL DESIGN**

## **RHM0032A VQFNP - 0.9 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **GENERIC PACKAGE VIEW**

## **RHB 32 VQFN - 1 mm max height**

**5 x 5, 0.5 mm pitch** PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4224745/A



## **PACKAGE OUTLINE**

## **RHB0032E** VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **EXAMPLE BOARD LAYOUT**

## **RHB0032E VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **EXAMPLE STENCIL DESIGN**

## **RHB0032E VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated