

# **TPIC6A595 Power Logic 8-Bit Shift Register**

# 1 Features

- Low r<sub>DS(on)</sub>: 1Ω (Typical)
- Output short-circuit protection
- Avalanche energy: 75mJ
- Eight 350mA DMOS outputs
- 50V switching capability
- Devices are cascadable
- Low power consumption

# 2 Applications

- Instrumentation Clusters
- Tell-Tale Lamps
- LED Illumination and Controls
- Automotive Relay or Solenoids Drivers

# **3 Description**

The TPIC6A595 is a monolithic, high-voltage, highcurrent power logic 8-bit shift register designed for use in systems that require relatively high load power. The device contains a built-in voltage clamp on the outputs for inductive transient protection. Power driver applications include relays, solenoids, and other medium-current or high-voltage loads. Each open-drain DMOS transistor features an independent chopping current-limiting circuit to prevent damage in the case of a short circuit.

This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit, D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shiftregister clock (SRCK) and the register clock (RCK), respectively. The storage register transfers data to the output buffer when shift-register clear (SRCLR) is high. Write data and read data are valid only when RCK is low. When SRCLR is low, the input shift register is cleared. When output enable ( $\overline{G}$ ) is held high, all data in the output buffers is held low and all drain outputs are off. When  $\overline{G}$  is held low, data from the storage register is transparent to the output buffers. The serial output (SER OUT) allows for cascading of the data from the shift register to additional devices.

Outputs are low-side, open-drain DMOS transistors with output ratings of 50V and a 350mA continuous sink-current capability. When data in the output buffers is low, the DMOS-transistor outputs are off. When data is high, the DMOS-transistor outputs have sink current capability. Separate power ground (PGND) and logic ground (LGND) terminals are provided to facilitate maximum system flexibility. All PGND terminals are internally connected, and each PGND terminal must be externally connected to power system ground in order to minimize parasitic impedence. A single-point connection between LGND and PGND must be made externally in a manner that reduces crosstalk between the logic and load circuits.

The TPIC6A595 is offered in a thermally-enhanced due-in-line (NE) package and a wide-body surface-mount (DW) package. The TPIC6A595 is characterized for operating over the operating case termperau range of -40 to 125°C.

| Table | 3-1. | Device | Information |
|-------|------|--------|-------------|
|-------|------|--------|-------------|

| PART MUMBER | PACKAGE  | BODY SIZE(NOM)   |  |
|-------------|----------|------------------|--|
| TPIC6A595   | PDIP(20) | 24.00mm × 6.86mm |  |
|             | SOIC(24) | 15.40mm × 7.50mm |  |



This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

#### Logic Symbol



# **Table of Contents**

| 1 Features                           | 1  |
|--------------------------------------|----|
| 2 Applications                       | 1  |
| 3 Description                        |    |
| 4 Pin Configuration and Functions    | 2  |
| 5 Specifications                     | 4  |
| 5.1 Absolute Maximum Ratings         | 4  |
| 5.2 Dissipation Rating Table         |    |
| 5.3 Recommended Operating Conditions | 4  |
| 5.4 Electrical Characteristics       | 5  |
| 5.5 Switching Characteristics        | 6  |
| 5.6 Thermal Resistance               |    |
| 5.7 Typical Characteristics          | 6  |
| 6 Parameter Measurement Information  |    |
| 7 Detailed Description               | 12 |
| 7.1 Overview                         |    |

| 7.2 Functional Block Diagram                        | . 12 |
|-----------------------------------------------------|------|
| 7.3 Feature description                             | . 13 |
| 8 Device Functional Modes                           |      |
| 8.1 Operating with V <sub>cc</sub> < 4.5V           | . 14 |
| 8.2 Operating with 5.5V < $V_{cc} \le 7V$           | .14  |
| 9 Device and Documentation Support                  | 15   |
| 9.1 Documentation Support                           | . 15 |
| 9.2 Receiving Notification of Documentation Updates |      |
| 9.3 Support Resources                               | . 15 |
| 9.4 Trademarks                                      | .15  |
| 9.5 Electrostatic Discharge Caution                 | 15   |
| 9.6 Glossary                                        | 15   |
| 10 Revision History                                 |      |
| 11 Mechanical, Packaging, and Orderable             |      |
| Information                                         | . 15 |
|                                                     |      |

# **4** Pin Configuration and Functions



Figure 4-1. NE package 20-Pin PDIP Top View

| DRAIN2       | •<br>1<br>2 | 24<br>23 | DRAIN1<br>DRAIN0        |
|--------------|-------------|----------|-------------------------|
| SRCLR        | 2<br>3      | 23<br>22 | SER IN                  |
| G<br>PGND    | 4<br>5      | 21<br>20 | V <sub>CC</sub><br>PGND |
| PGND         | 6           | 19       | PGND                    |
| PGND<br>PGND | 7<br>8      | 18<br>17 | PGND<br>PGND            |
| RCK SRCK     | 9<br>10     | 16       | LGND<br>SER OUT         |
| DRAIN4       | 10          | 15<br>14 | DRAIN7                  |
| DRAIN5       | 12          | 13       | DRAIN6                  |

Figure 4-2. DW package 24-Pin SOIC Top View



## **Pin Function**

| Table | 4-1. | PDIP | Pin | Function  |
|-------|------|------|-----|-----------|
| Table |      |      |     | i unction |

| PIN    |              | I/O | DESCRIPTION                      |  |
|--------|--------------|-----|----------------------------------|--|
| Name   | NO.          | 1/0 |                                  |  |
| DRAIN0 | 19           |     |                                  |  |
| DRAIN1 | 20           |     |                                  |  |
| DRAIN2 | 1            |     |                                  |  |
| DRAIN3 | 2            | 0   | Open drein eutput                |  |
| DRAIN4 | 9            | 0   | Open-drain output                |  |
| DRAIN5 | 10           |     |                                  |  |
| DRAIN6 | 11           |     |                                  |  |
| DRAIN7 | 12           |     |                                  |  |
| G      | 4            | I   | Output enable, active-low        |  |
| PGND   | 5, 6, 15, 16 | -   | Power ground                     |  |
| LGND   | 14           | -   | Line ground                      |  |
| RCK    | 7            | I   | Register clock                   |  |
| SERIN  | 18           | I   | Serial data input                |  |
| SEROUT | 13           | 0   | Serial data output               |  |
| SRCK   | 8            | I   | Shift register clock             |  |
| SRCLR  | 3            | I   | Shift register clear, active-low |  |
| VCC    | 17           | I   | Power supply                     |  |

#### Table 4-2. SOIC Pin Function

| PIN      |                            | I/O   | DECODIDITION                     |  |  |
|----------|----------------------------|-------|----------------------------------|--|--|
| Name NO. |                            | - 1/0 | DESCRIPTION                      |  |  |
| DRAIN0   | 23                         |       |                                  |  |  |
| DRAIN1   | 24                         | -     |                                  |  |  |
| DRAIN2   | 1                          |       |                                  |  |  |
| DRAIN3   | 2                          |       | Onen drein eutnut                |  |  |
| DRAIN4   | 11                         | 0     | Open-drain output                |  |  |
| DRAIN5   | 12                         |       |                                  |  |  |
| DRAIN6   | 13                         |       |                                  |  |  |
| DRAIN7   | 14                         |       |                                  |  |  |
| G        | 4                          | I     | Output enable, active-low        |  |  |
| PGND     | 5, 6, 7, 8, 17, 18, 19, 20 | -     | Power ground                     |  |  |
| LGND     | 16                         | -     | Line ground                      |  |  |
| RCK      | 9                          | 1     | Register clock                   |  |  |
| SERIN    | 22                         | I     | Serial data input                |  |  |
| SEROUT   | 15                         | 0     | Serial data output               |  |  |
| SRCK     | 10                         | 1     | Shift register clock             |  |  |
| SRCLR    | 3                          | 1     | Shift register clear, active-low |  |  |
| VCC      | 21                         | I     | Power supply                     |  |  |



# **5** Specifications

## 5.1 Absolute Maximum Ratings

over recommended operating case temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                                  |                       | MIN             | MAX | UNIT |
|------------------|------------------------------------------------------------------|-----------------------|-----------------|-----|------|
| V <sub>CC</sub>  | Logic supply voltage <sup>(2)</sup>                              |                       |                 | 7   | V    |
| VI               | Logic input voltage range                                        |                       | -0.3            | 7   | V    |
| V <sub>DS</sub>  | Power DMOS drain-to-source voltage <sup>(3)</sup>                |                       |                 | 50  | V    |
|                  | Continuous source-drain diode anode current                      |                       |                 | 1   | А    |
|                  | Pulsed source-drain diode anode current <sup>(4)</sup>           |                       |                 | 2   | А    |
| I <sub>DN</sub>  | Pulsed drain current, each output, all outputs on <sup>(4)</sup> | T <sub>A</sub> = 25°C |                 | 1.1 | А    |
| I <sub>DN</sub>  | Continuous drain current, each output, all outputs on            | T <sub>A</sub> = 25°C |                 | 350 | А    |
|                  | Peak drain current, single output <sup>(4)</sup>                 | T <sub>A</sub> = 25°C |                 | 1.1 | А    |
| E <sub>AS</sub>  | Single-pulse avalanche energy (see Figure 6-6)                   |                       |                 | 75  | mJ   |
| I <sub>AS</sub>  | Avalanche current <sup>(5)</sup>                                 |                       |                 | 600 | mA   |
|                  | Continuous total dissipation                                     |                       | See Section 5.2 | 2   |      |
| T <sub>C</sub>   | Operating case temperature range                                 |                       | -40             | 125 | °C   |
| TJ               | Operating virtual junction temperature range                     |                       | -40             | 150 | C°   |
| T <sub>stg</sub> | Storage temperature range                                        |                       | -65             | 150 | C°   |
|                  | Lead temperature 1,6mm (1/16 inch) from case for 10 se           | econds                |                 | 260 | C°   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to LGND and PGND.

(3) Each power DMOS source is internally connected to PGND.

(4) Pulse duration  $\leq 100\mu$ s and duty cycle  $\leq 2\%$ .

(5) DRAIN supply voltage = 15V, starting junction temperature ( $T_{JS}$ ) = 25°C, L = 210mH,  $I_{AS}$  = 600mA (see Figure 6-6).

#### 5.2 Dissipation Rating Table

| PACKAGE | T <sub>C</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>C</sub> = 25°C | T <sub>C</sub> = 125°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|----------------------------------------|
| DW      | 1750mW                                | 14mW/°C                                        | 350mW                                  |
| NE      | 2500mW                                | 20mW/°C                                        | 500mW                                  |

# **5.3 Recommended Operating Conditions**

|                 |                                                                            | MIN                  | MAX                  | UNIT |
|-----------------|----------------------------------------------------------------------------|----------------------|----------------------|------|
| V <sub>CC</sub> | Logic supply voltage                                                       | 4.5                  | 5.5                  | V    |
| VIH             | High-level input voltage                                                   | 0.85 V <sub>CC</sub> | VCC                  | V    |
| VIL             | Low-level input voltage                                                    | 0                    | 0.15 V <sub>CC</sub> | V    |
|                 | Pulsed drain output current, $T_C = 25^{\circ}C$ , $V_{CC} = 5V^{(1)}$ (2) | -1.8                 | 0.6                  | А    |
| t <sub>su</sub> | Setup time, SER IN high before SRCK↑ (seeFigure 6-2)                       | 10                   |                      | ns   |
| t <sub>h</sub>  | Hold time, SER IN high after SRCK↑ (seeFigure 6-2)                         | 10                   |                      | ns   |
| t <sub>w</sub>  | Pulse duration (see Figure 6-2)                                            | 20                   |                      | ns   |
| T <sub>C</sub>  | Operating case temperature                                                 | -40                  | 125                  | °C   |

(1) Pulse duration  $\leq 100 \mu s$  and duty cycle  $\leq 2\%$ .

(2) Technique should limit  $T_J - T_C$  to 10°C maximum.



# **5.4 Electrical Characteristics**

|                      | PARAMETER                               | Т                                                                  | EST CONDITIO                                | ONS                                        | MIN                      | TYP                      | MAX | UNIT |
|----------------------|-----------------------------------------|--------------------------------------------------------------------|---------------------------------------------|--------------------------------------------|--------------------------|--------------------------|-----|------|
| V <sub>(BR)DSX</sub> | Drain-to-source breakdown voltage       | I <sub>D</sub> = 1mA                                               |                                             |                                            | 50                       |                          |     | V    |
| V <sub>SD</sub>      | Source-to-drain diode forward voltage   | I <sub>F</sub> = 350mA                                             | See <sup>(1)</sup>                          |                                            |                          | 0.8                      | 1.1 | V    |
| V <sub>он</sub>      | High-level output voltage, SER          | I <sub>OH</sub> = - 20μA                                           |                                             |                                            | V <sub>CC</sub> –<br>0.1 | V <sub>CC</sub>          |     | V    |
| V OH                 | OUT                                     | I <sub>OH</sub> = - 4mA                                            |                                             |                                            | V <sub>CC</sub> –<br>0.5 | V <sub>CC</sub> -<br>0.2 |     | v    |
| V <sub>OL</sub>      | Low-level output voltage, SER           | I <sub>OL</sub> = 20μA                                             |                                             |                                            |                          | 0                        | 0.1 | V    |
|                      |                                         | I <sub>OL</sub> = 4mA                                              |                                             |                                            | 0.2                      | 0.5                      | v   |      |
| I <sub>IH</sub>      | High-level input current                | $V_{I} = V_{CC}$                                                   |                                             |                                            |                          |                          | 1   | μA   |
| IIL                  | Low-level input current                 | V <sub>1</sub> = 0                                                 |                                             |                                            |                          | -1                       | μA  |      |
| I <sub>O(chop)</sub> | Output current at which chopping starts | T <sub>C</sub> = 25°C,<br>See Figure 6-3 a                         | and Figure 6-4 <sup>(2</sup>                | 0.6                                        | 0.8                      | 1.1                      | А   |      |
| I <sub>CC</sub>      | Logic supply current                    | I <sub>O</sub> = 0                                                 | $V_{I} = V_{CC} \text{ or } 0$              |                                            |                          | 0.5                      | 5   | mA   |
| I <sub>CC(FRQ)</sub> | Logic supply current at frequency       | f <sub>SRCK</sub> = 5MHz,<br>V <sub>I</sub> = V <sub>CC</sub> or 0 | I <sub>O</sub> = 0,<br>V <sub>CC</sub> = 5V | I <sub>O</sub> = 0, C <sub>L</sub> = 30pF, |                          | 1.3                      |     | mA   |
|                      | Nieu-la el estate                       | V <sub>DS(on)</sub> = 0.5V,                                        | $I_{(nom)} = I_D$                           | T <sub>C</sub> = 85°C                      |                          | 050                      |     |      |
| (nom)                | Nominal current                         | $V_{CC} = 5V$ See <sup>(2) (3) (4)</sup>                           |                                             |                                            |                          | 350                      |     | mA   |
| 1                    | Drain autrant off state                 | V <sub>DS</sub> = 40V                                              | T <sub>C</sub> = 25°C                       | 0.1                                        | 1                        |                          |     |      |
| I <sub>D</sub>       | Drain current, off-state                | V <sub>DS</sub> = 40V                                              | T <sub>C</sub> = 125°C                      |                                            | 0.2                      | 5                        | μA  |      |
|                      |                                         | I <sub>D</sub> = 350mA                                             | T <sub>C</sub> = 25°C                       | See Figure 5-4                             |                          | 1                        | 1.5 | Ω    |
| DS(on)               | Static drain-source on-state resistance | I <sub>D</sub> = 350mA                                             | T <sub>C</sub> = 125°C                      | and Figure 5-5 <sup>(2)</sup>              |                          | 1.7                      | 2.5 |      |
|                      | 1001000                                 | I <sub>D</sub> = 350mA                                             | TC= 40°C                                    | (3)                                        |                          |                          |     |      |

(1)

(2)

Pulse duration  $\leq 100\mu$ s and duty cycle  $\leq 2\%$ Technique should limit  $T_J - T_C$  to  $10^{\circ}$ C maximum. These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts. (-) (3) (4)

Nominal current is defined for a consistent comparison between devices from different sources. It is the current that produces a voltage drop of 0.5V at  $T_C = 85^{\circ}C$ .



# 5.5 Switching Characteristics

 $V_{CC} = 5V, T_{C} = 25^{\circ}C$ 

|                  | PARAMETER                                                                     | TEST CO                | ONDITIONS              | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------------------------------|------------------------|------------------------|-----|-----|-----|------|
| t <sub>PHL</sub> | Propagation delay time, high-to-low-level output from $\overline{\mathbf{G}}$ | C <sub>L</sub> = 30pF  | I <sub>D</sub> = 350mA |     | 30  |     | ns   |
| t <sub>PLH</sub> | Propagation delay time, low-to-high-level output from G                       | See Figure 6-1.        | Figure 6-2, and        |     | 125 |     | ns   |
| tr               | Rise time, drain output                                                       | Figure 5-6             |                        |     | 60  |     | ns   |
| t <sub>f</sub>   | Fall time, drain output                                                       |                        |                        |     | 30  |     | ns   |
| t <sub>a</sub>   | Reverse-recovery-current rise time                                            | I <sub>F</sub> = 350mA | di/dt = 20A/µs         |     | 100 |     | ns   |
| t <sub>rr</sub>  | Reverse-recovery time                                                         | See Figure 6-5 (1) (2) |                        |     | 300 |     | ns   |

(1)

Technique should limit  $T_J$ -  $T_C$  to 10°C maximum. These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts. (2)

#### 5.6 Thermal Resistance

|                  | PARAMETER                               |    | TEST CONDITIONS                    | MIN MAX | UNIT  |  |
|------------------|-----------------------------------------|----|------------------------------------|---------|-------|--|
| D                | Thermal registered, junction to ease    | DW | All eight outputs with equal power | 10      | °C/W  |  |
| R <sub>θJC</sub> | Thermal resistance, junction-to-case    | NE | All eight outputs with equal power | 10      |       |  |
| D                | Thermal resistance, junction-to-ambient | DW | All eight outputs with equal power | 50      | °C/W  |  |
| R <sub>θJA</sub> |                                         | NE | All eight outputs with equal power | 50      | C/ VV |  |

# **5.7 Typical Characteristics**





## 5.7 Typical Characteristics (continued)





## **6** Parameter Measurement Information



- A. The word generator has the following characteristics:  $t_r \le 10$ ns,  $t_f \le 10$ ns,  $t_w = 300$ ns, pulsed repetition rate (PRR) = 5kHz,  $Z_0 = 50\Omega$ .
- B. C<sub>L</sub> includes probe and jig capacitance.
- C. Write data and read data are valid only when RCK is low





- A. The word generator has the following characteristics:  $t_r \le 10$ ns,  $t_f \le 10$ ns,  $t_w = 300$ ns, pulsed repetition rate (PRR) = 5kHz,  $Z_0 = 50\Omega$ .
- B. C<sub>L</sub> includes probe and jig capacitance.

#### Figure 6-2. Test Circuit, Switching Times, and Voltage Waveforms





- A. Figure 6-4 illustrates the output current characteristics of the device energizing a load having initially low, increasing resistance, for example, an incandescent lamp. In region 1, chopping occurs and the peak current is limited to I<sub>OK</sub>. In region 2, output current is continuous. The same characteristics occur in reverse order when the device energizes a load having an initially high, decreasing resistance.
- B. Region 1 duty cycle is approximately 2%.



#### Figure 6-3. Chopping-Mode Characteristics

Figure 6-4. Output Current Limit vs Case Temperature





- A. The V<sub>GG</sub> amplitude and R<sub>G</sub> are adjusted for di/dt = 20A/ $\mu$ s. A V<sub>GG</sub> double-pulse train is used to set I<sub>F</sub> = 0.35A, where t<sub>1</sub>= 10 $\mu$ s, t<sub>2</sub> = 7 $\mu$ s, and t<sub>3</sub> = 3 $\mu$ s.
- B. The DRAIN terminal under test is connected to the TP K test point. All other terminals are connected together and connected to the TP A test point.
- C. I<sub>RM</sub> = maximum recovery current.

#### Figure 6-5. Reverse-Recovery-Current Test Circuit and Waveforms of Source-Drain Diode



- A. + Non-JEDEC symbol for avalanche time.
- B. The word generator has the following characteristics:  $t_r \le 10ns$ ,  $t_f \le 10ns$ ,  $Z_O = 50\Omega$ .
- C. Input pulse duration,  $t_w$ , is increased until peak current  $I_{AS}$  = 600mA. Energy test level is defined as  $E_{AS}$  =  $(I_{AS} \times V_{(BR)DSX} \times t_{av})/2$  = 75mJ.

#### Figure 6-6. Single-Pulse Avalanche Energy Test Circuit and Waveforms







The single-pulse curve represents measured data. The curves for various pulse durations are based on the following equation:

$$Z_{\theta JA} = \left| \frac{t_{w}}{t_{c}} \right| R_{\theta JA} + \left| 1 - \frac{t_{w}}{t_{c}} \right| Z_{\theta}(t_{w} + t_{c}) + Z_{\theta}(t_{w}) - Z_{\theta}(t_{c})$$
(1)

where:

- $Z_{\theta}(t_w)$  = the single-pulse thermal impedance for t = t<sub>w</sub> seconds ٠
- •
- $Z_{\theta}(t_c)$  = the single-pulse thermal impedance for t = t<sub>c</sub> seconds  $Z_{\theta}(t_w+t_c)$  = the single-pulse thermal impedance for t = t<sub>w</sub> + t<sub>c</sub> seconds •
- $d = t_w/t_c$





# 7 Detailed Description

## 7.1 Overview

The TPIC6A595 device is a monolithic, high-voltage, medium-current power 8-bit shift register designed for use in systems that require relatively high load power. The device contains a built-in voltage clamp on the outputs for inductive transient protection, so it can also drive relays, solenoids, and other medium-current or high-voltage loads.

## 7.2 Functional Block Diagram



Functional Block Diagram





Figure 7-1. Functional Block Diagram (continued)

# 7.3 Feature description

#### 7.3.1 Serial-In Interface

This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shift register clock (SRCK) and the register clock (RCK), respectively. Write data and read data are valid only when RCK is low. The storage register transfers data to the output buffer when shift register clear (SRCLR) is high.

#### 7.3.2 Clear Register

A logical low on (SRCLR) clears all registers in the device. TI suggests clearing the device during power up or initialization.

#### 7.3.3 Output Control

Holding the output enable  $(\overline{G})$  high holds all data in the output buffers low, and all drain outputs are off. Holding  $(\overline{G})$  low makes data from the storage register transparent to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are OFF. When data is high, the DMOS transistor outputs have sink-current capability. This pin can also be used for global PWM dimming.

#### 7.3.4 Cascaded Application

The serial output (SER OUT) allows for cascading of the data from the shift register to additional devices. Connect the device (SER OUT) pin to the next device (SER IN) for daisy Chain.

#### 7.3.5 Current Limit Function

Outputs are low-side, open-drain DMOS transistors with output ratings of 50V and a 350mA continuous sink current capability. Each open-drain DMOS transistor features an independent chopping current-limiting circuit to prevent damage in the case of a short circuit.



# **8 Device Functional Modes**

# 8.1 Operating with $V_{cc}$ < 4.5V

This device works normally during  $4.5V \le V_{cc} \le 5.5V$ , when operation voltage is lower than 4.5V, correct behavior of the device, including communication interface and current capability, is not assured.

## 8.2 Operating with 5.5V < $V_{cc} \le 7V$

The device works normally in this voltage range, but reliability issues can occur if the device works for a long time in this voltage range.



# 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 9.1 Documentation Support

#### 9.1.1 Related Documentation

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision B (May 2005) to Revision C (March 2025) Page

| • | Added Applications | 1 |
|---|--------------------|---|
|   |                    |   |

| С | hanges from Revision A (January 1995) to Revision B (May 2005)                        | Page |
|---|---------------------------------------------------------------------------------------|------|
| • | Changed SRCLR timing diagram and changed title on Drain timing diagrams on Figure 6-1 | 8    |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty     | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |          |              |         |      |         |              | (6)           |                    |              |                |         |
| TPIC6A595DW      | OBSOLETE | SOIC         | DW      | 24   |         | TBD          | Call TI       | Call TI            | -40 to 125   | TPIC6A595      |         |
| TPIC6A595DWG4    | OBSOLETE | SOIC         | DW      | 24   |         | TBD          | Call TI       | Call TI            | -40 to 125   | TPIC6A595      |         |
| TPIC6A595DWR     | ACTIVE   | SOIC         | DW      | 24   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TPIC6A595      | Samples |
| TPIC6A595NE      | ACTIVE   | PDIP         | NE      | 20   | 20      | RoHS & Green | NIPDAU        | N / A for Pkg Type | -40 to 125   | TPIC6A595NE    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com

Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPIC6A595DWR                | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| TPIC6A595DWR                | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

27-Sep-2024



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPIC6A595DWR | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| TPIC6A595DWR | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |

DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated