



[Sample &](http://www.ti.com/product/TPS53515?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy







**[TPS53515](http://www.ti.com/product/tps53515?qgpn=tps53515)**

SLUSBN5B –AUGUST 2013–REVISED JULY 2015

# **TPS53515 1.5-V to 18-V (4.5-V to 25-V Bias) Input, 12-A Single Synchronous Step-Down SWIFT™ Converter**

Texas

**INSTRUMENTS** 

- <span id="page-0-3"></span>
- 
- Reference Voltage 600 mV ±0.5% Tolerance systems.
- 
- 
- 
- FCCM for Tight Output Ripple and Voltage compensation. Requirements
- 
- 
- 
- Open-Drain Power-Good Output
- 3.5 mm × 4.5 mm, 28-Pin, VQFN-CLIP Package **Device Information [\(1\)](#page-0-0)**

# <span id="page-0-2"></span>**2 Applications**

- <span id="page-0-0"></span>
- Broadband, Networking, and Optical Communications Infrastructure
- I/O Supplies
- Supported at the [WEBENCH](http://www.ti.com/lsds/ti/analog/webench/overview.page)<sup>®</sup> Design Center

# **Simplified Schematic Efficiency**



# <span id="page-0-1"></span>**1 Features 3 Description**

Integrated 13.8-mΩ and 5.9-mΩ MOSFETs With The TPS53515 device is a small-sized, synchronous 12-A Continuous Qutput Current buck converter with an adaptive on-time D-CAP3 12-A Continuous Output Current<br>control mode. The device offers ease-of-use and low<br>external-component count for space-conscious power external-component count for space-conscious power

Output Voltage Range: 0.6 V to 5.5 V<br>D-CAP3™ Control Mode With Fast Load-Step MOSFETs, accurate 0.5% 0.6-V reference, and an MOSFETs, accurate 0.5% 0.6-V reference, and an Response<br>Auto-Skipping Eco-mode<sup>TM</sup> for High Light-Load very low external-component count, fast load-<br>Very low external-component count, fast load-Nuto-Skipping Eco-mode™ for High Light-Load very low external-component count, fast load-<br>Efficiency internal soft-start control, and no requirement for<br>internal soft-start control, and no requirement for

A forced continuous conduction mode helps meet eight Selectable Frequency Settings from the state of the settings for the setting of the state regulation accuracy requirements for tight voltage regulation accuracy requirements for the TDSBs and FDCAs. The TDS53515 performance DSPs and FPGAs. The TPS53515 • Precharged Startup Capability device is available in a 28-pin VQFN-CLIP package Built-in Output Discharge Circuit **• Conserver 1 Conse** temperature.



**Server and Cloud-Computing POLs** (1) For all available packages, see the orderable addendum at **Rroadhand Networking and Ontical** 





Texas<br>Instruments

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### **Changes from Revision A (December 2013) to Revision B Page**







#### **[TPS53515](http://www.ti.com/product/tps53515?qgpn=tps53515) [www.ti.com](http://www.ti.com)** SLUSBN5B –AUGUST 2013–REVISED JULY 2015

# <span id="page-2-0"></span>**5 Pin Configuration and Functions**



#### **Pin Functions**



(1)  $I = Input, O = Output, P = Supply, G = Ground$ 

**STRUMENTS** 

**EXAS** 

#### **Pin Functions (continued)**



# <span id="page-3-0"></span>**6 Specifications**

### <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings(1)**

over operating free-air temperature range (unless otherwise noted)



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *[Recommended](#page-4-0) Operating [Conditions](#page-4-0)*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltages are with respect to network ground terminal.

(3) Voltage values are with respect to the SW terminal.

# <span id="page-3-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## <span id="page-4-0"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) Voltage values are with respect to the SW pin.

#### <span id="page-4-1"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)

**NSTRUMENTS** 

Texas

### <span id="page-5-0"></span>**6.5 Electrical Characteristics**

over operating free-air temperature range,  $VREG = 5 V$ ,  $EN = 5 V$  (unless otherwise noted)

<span id="page-5-1"></span>

(1) Resistor divider ratio (R<sub>DR</sub>) is described in [Equation](#page-15-0) 1.<br>(2) Specified by design. Not production tested.



# **Electrical Characteristics (continued)**

over operating free-air temperature range,  $VREG = 5 V$ ,  $EN = 5 V$  (unless otherwise noted)





# **6.6 Typical Characteristics**

<span id="page-7-0"></span>



### **Typical Characteristics (continued)**



#### **[TPS53515](http://www.ti.com/product/tps53515?qgpn=tps53515)** SLUSBN5B –AUGUST 2013–REVISED JULY 2015 **[www.ti.com](http://www.ti.com)**



## **Typical Characteristics (continued)**





**[TPS53515](http://www.ti.com/product/tps53515?qgpn=tps53515) [www.ti.com](http://www.ti.com)** SLUSBN5B –AUGUST 2013–REVISED JULY 2015

### **Typical Characteristics (continued)**



Copyright © 2013–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUSBN5B&partnum=TPS53515) Feedback* 11

**[TPS53515](http://www.ti.com/product/tps53515?qgpn=tps53515)** SLUSBN5B –AUGUST 2013–REVISED JULY 2015 **[www.ti.com](http://www.ti.com)**



### **Typical Characteristics (continued)**





### **[TPS53515](http://www.ti.com/product/tps53515?qgpn=tps53515) [www.ti.com](http://www.ti.com)** SLUSBN5B –AUGUST 2013–REVISED JULY 2015

## **Typical Characteristics (continued)**



Texas **NSTRUMENTS** 

# <span id="page-13-0"></span>**7 Detailed Description**

## <span id="page-13-1"></span>**7.1 Overview**

The TPS53515 device is a high-efficiency, single-channel, synchronous-buck converter. The device suits lowoutput voltage point-of-load applications with 12-A or lower output current in computing and similar digital consumer applications. The TPS53515 device features proprietary D-CAP3 mode control combined with adaptive on-time architecture. This combination builds modern low-duty-ratio and ultra-fast load-step-response DC-DC converters in an ideal fashion. The output voltage ranges from 0.6 V to 5.5 V. The conversion input voltage ranges from 1.5 V to 18 V and the VDD input voltage ranges from 4.5 V to 25 V. The D-CAP3 mode uses emulated current information to control the modulation. An advantage of this control scheme is that it does not require a phase-compensation network outside which makes the device easy-to-use and also allows low-external component count. Adaptive on-time control tracks the preset switching frequency over a wide range of input and output voltage while increasing switching frequency as needed during load-step transient.

# **7.2 Functional Block Diagram**

<span id="page-13-2"></span>



#### <span id="page-14-0"></span>**7.3 Feature Description**

#### **7.3.1 5-V LDO and VREG Start-Up**

The TPS53515 device has an internal 5-V LDO feature using input from VDD and output to VREG. When the VDD voltage rises above 2.8 V, the internal LDO is enabled and outputs voltage to the VREG pin. The VREG voltage provides the bias voltage for the internal analog circuitry. The VREG voltage also provides the supply voltage for the gate drives.



**Figure 33. Power-up Sequence Waveforms**

#### **7.3.2 Enable, Soft Start, and Mode Selection**

The internal LDO regulator starts immediately and regulates to 5 V at the VREG pin.

When the EN pin voltage rises above the enable threshold voltage (typically 1.4 V), the controller enters its startup sequence. The controller then uses the first 400 μs to calibrate the switching frequency setting resistance attached to the RF pin and stores the switching frequency code in internal registers. During this period, the MODE pin also senses the resistance attached to this pin to determine the operation mode. In the second phase, an internal DAC starts ramping up the reference voltage from  $0 \vee$  to 0.6 V. the ramping up time is 1 ms. The device maintains smooth and constant ramp-up of the output voltage during start-up regardless of load current.

### **7.3.3 Frequency Selection**

TPS53515 device lets users select the switching frequency by using the RF pin. [Table](#page-15-1) 1 lists the divider ratio and some example resistor values for the switching frequency selection. The 1% tolerance resistors with a typical temperature coefficient of ±100 ppm/ºC are recommended. If the design requires a tighter noise margin for more reliable SW-frequency detection, use higher performance resistors.

<span id="page-15-0"></span>•  $R_{RF}$  is the high-side resistance of the RF pin resistor divider (1)

DR

where

R

# **7.3.4 D-CAP3 Control and Mode Selection**

+  $\mathsf{RF\_L}$ 

R

 $R_{\sf RF-1}$  +  ${\sf R}$ 

 $\mathsf{RF\_L}\ ^{+}\ \mathsf{PRF\_H}$ 

(1) Resistor divider ratio  $(R_{DR})$  is described in [Equation](#page-15-0) 1.

 $R_{RF\perp}$  is the low-side resistance of the RF pin resistor divider



**Figure 34. Internal RAMP Generation Circuit**

<span id="page-15-2"></span>The TPS53515 device uses D-CAP3 mode control to achieve fast load transient while maintaining the ease-ofuse feature. An internal RAMP is generated and fed to the VFB pin to reduce jitter and maintain stability. The amplitude of the ramp is determined by the R-C time-constant as shown in [Figure](#page-15-2) 34. At different switching frequencies,  $(f_{SW})$  the R-C time-constant varies to maintain relatively constant RAMP amplitude.

<span id="page-15-1"></span>



### **Table 1. Switching Frequency Selection**



#### *7.3.4.1 D-CAP3 Mode*

From small-signal loop analysis, a buck converter using the D-CAP3 mode control architecture can be simplified as shown in [Figure](#page-16-0) 35.



**Figure 35. D-CAP3 Mode**

<span id="page-16-0"></span>The D-CAP3 control architecture includes an internal ripple generation network enabling the use of very low-ESR output capacitors such as multilayered ceramic capacitors (MLCC). No external current sensing network or voltage compensators are required with D-CAP3 control architecture. The role of the internal ripple generation network is to emulate the ripple component of the inductor current information and then combine it with the voltage feedback signal to regulate the loop operation. For any control topologies supporting no external compensation design, there is a minimum and/or maximum range of the output filter it can support. The output filter used with the TPS53515 device is a lowpass L-C circuit. This L-C filter has double pole that is described in [Equation](#page-16-1) 2.

$$
f_{\mathsf{P}} = \frac{1}{2 \times \pi \times \sqrt{\mathsf{L}_{\text{OUT}}} \times \mathsf{C}_{\text{OUT}}}
$$
\n<sup>(2)</sup>

<span id="page-16-1"></span>At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the TPS53515 device. The low frequency L-C double pole has a 180 degree in phase. At the output filter frequency, the gain rolls off at a –40dB per decade rate and the phase drops rapidly. The internal ripple generation network introduces a high-frequency zero that reduces the gain roll off from –40 dB to –20 dB per decade and increases the phase to 90 degree one decade above the zero frequency.

<span id="page-16-2"></span>The inductor and capacitor selected for the output filter must be such that the double pole of [Equation](#page-16-1) 2 is located close enough to the high-frequency zero so that the phase boost provided by the high-frequency zero provides adequate phase margin for the stability requirement.



**Table 2. Locating the Zero**

**[TPS53515](http://www.ti.com/product/tps53515?qgpn=tps53515)** SLUSBN5B –AUGUST 2013–REVISED JULY 2015 **[www.ti.com](http://www.ti.com)**

After identifying the application requirements, the output inductance should be designed so that the inductor peak-to-peak ripple current is approximately between 25% and 35% of the  $I_{CC(max)}$  (peak current in the application). Use [Table](#page-16-2) 2 to help locate the internal zero based on the selected switching frequency. In general, where reasonable (or smaller) output capacitance is desired, [Equation](#page-17-0) 3 can be used to determine the necessary output capacitance for stable operation.

$$
f_P = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}} = f_Z
$$

<span id="page-17-0"></span>If MLCC is used, consider the derating characteristics to determine the final output capacitance for the design. For example, when using an MLCC with specifications of 10-µF, X5R and 6.3 V, the deratings by DC bias and AC bias are 80% and 50%, respectively. The effective derating is the product of these two factors, which in this case is 40% and 4-µF. Consult with capacitor manufacturers for specific characteristics of the capacitors to be used in the system/applications.

[Table](#page-17-1) 3 shows the recommended output filter range for an application design with the following specifications:

- Input voltage,  $V_{IN}$  = 12 V
- Switching frequency,  $f_{SW} = 600$  kHz
- Output current,  $I_{\text{OUT}} = 8$  A

The minimum output capacitance is verified by the small-signal measurement conducted on the EVM using the following two criteria:

- Loop crossover frequency is less than one-half the switching frequency (300 kHz)
- Phase margin at the loop crossover is greater than 50 degrees

For the maximum output capacitance recommendation, simplify the procedure to adopt an unrealistically high output capacitance for this type of converter design, then verify the small-signal response on the EVM using the following one criteria:

• Phase margin at the loop crossover is greater than 50 degrees

As indicated by the phase margin, the actual maximum output capacitance  $(C_{OUT(max)})$  can continue to go higher. However, small-signal measurement (bode plot) should be done to confirm the design.

Select a MODE pin configuration as shown in [Table](#page-18-0) 4 to in double the R-C time-constant option for the maximum output capacitance design and application. Select a MODE pin configuration to use single R-C time constant option for the normal (or smaller) output capacitance design and application.

The MODE pin also selects skip-mode or FCCM-mode operation.

<span id="page-17-1"></span>

**Table 3. Recommended Component Values**

(1) All  $C_{\text{OUT(min)}}$  and  $C_{\text{OUT(max)}}$  capacitor specifications are 1206, X5R, 10 V.

![](_page_18_Picture_0.jpeg)

For higher output voltage at or above 2.0 V, additional phase boost might be required to secure sufficient phase margin due to phase delay/loss for higher output voltage (large on-time  $(t_{ON})$ ) setting in a fixed on time topology based operation.

<span id="page-18-0"></span>A feedforward capacitor placing in parallel with  $R_{\text{UPPER}}$  is found to be very effective to boost the phase margin at loop crossover. Refer to TI application note [SLVA289](http://www.ti.com/lit/pdf/SLVA289) for details.

| <b>MODE</b><br><b>SELECTION</b> | <b>ACTION</b>              | R <sub>MODE</sub><br>$(K\Omega)$ | <b>R-C TIME</b><br>CONSTANT (µs) | <b>SWITCHING</b><br><b>FREQUENCIES</b><br>$f_{SW}$ (kHz) |     |      |
|---------------------------------|----------------------------|----------------------------------|----------------------------------|----------------------------------------------------------|-----|------|
| <b>Skip Mode</b>                | Pull down to GND           | $\mathbf 0$                      | 60                               | 250                                                      | and | 300  |
|                                 |                            |                                  | 50                               | 400                                                      | and | 500  |
|                                 |                            |                                  | 40                               | 600                                                      | and | 750  |
|                                 |                            |                                  | 30                               | 850                                                      | and | 1000 |
|                                 |                            | 150                              | 120                              | 250                                                      | and | 300  |
|                                 |                            |                                  | 100                              | 400                                                      | and | 500  |
|                                 |                            |                                  | 80                               | 600                                                      | and | 750  |
|                                 |                            |                                  | 60                               | 850                                                      | and | 1000 |
| FCCM <sup>(1)</sup>             | Connect to<br><b>PGOOD</b> | 20                               | 60                               | 250                                                      | and | 300  |
|                                 |                            |                                  | 50                               | 400                                                      | and | 500  |
|                                 |                            |                                  | 40                               | 600                                                      | and | 750  |
|                                 |                            |                                  | 30                               | 850                                                      | and | 1000 |
|                                 |                            | 150                              | 120                              | 250                                                      | and | 300  |
|                                 |                            |                                  | 100                              | 400                                                      | and | 500  |
|                                 |                            |                                  | 80                               | 600                                                      | and | 750  |
|                                 |                            |                                  | 60                               | 850                                                      | and | 1000 |
| <b>FCCM</b>                     | Connect to VREG            | $\mathbf 0$                      | 120                              | 250                                                      | and | 300  |
|                                 |                            |                                  | 100                              | 400                                                      | and | 500  |
|                                 |                            |                                  | 80                               | 600                                                      | and | 750  |
|                                 |                            |                                  | 60                               | 850                                                      | and | 1000 |

**Table 4. Mode Selection and Internal RAMP R-C Time Constant**

(1) Device goes into Forced CCM (FCCM) after PGOOD becomes high.

#### *7.3.4.2 Sample and Hold Circuitry*

![](_page_18_Figure_9.jpeg)

**Figure 36. Sample and Hold Logic Circuitry**

The sample and hold circuitry is the difference between D-CAP3 and D-CAP2. The sample and hold circuitry, which is an advance control scheme to boost output voltage accuracy higher on the device, is one of features of the device. The sample and hold circuitry generates a new DC voltage of CSN instead of the voltage which is produced by  $R_{C2}$  and  $C_{C2}$  which allows for tight output-voltage accuracy and makes the device more competitive.

**[TPS53515](http://www.ti.com/product/tps53515?qgpn=tps53515)**

SLUSBN5B –AUGUST 2013–REVISED JULY 2015 **[www.ti.com](http://www.ti.com)**

![](_page_19_Figure_4.jpeg)

#### *7.3.4.3 Adaptive Zero-Crossing*

The TPS53515 device uses an adaptive zero-crossing circuit to perform optimization of the zero inductor-current detection during skip-mode operation. This function allows ideal low-side MOSFET turn-off timing. The function also compensates the inherent offset voltage of the Z-C comparator and delay time of the Z-C detection circuit. Adaptive zero-crossing prevents SW-node swing-up caused by too-late detection and minimizes diode conduction period caused by too-early detection. As a result, the device delivers better light-load efficiency.

![](_page_20_Picture_0.jpeg)

#### **7.3.5 Power-Good**

The TPS53515 device has power-good output that indicates high when switcher output is within the target. The power-good function is activated after the soft-start operation is complete. If the output voltage becomes within ±8% of the target value, internal comparators detect the power-good state and the power-good signal becomes high after a 1-ms internal delay. If the output voltage goes outside of ±16% of the target value, the power-good signal becomes low after a 2-μs internal delay. The power-good output is an open-drain output and must be pulled-up externally.

#### <span id="page-20-0"></span>**7.3.6 Current Sense and Overcurrent Protection**

The TPS53515 device has cycle-by-cycle overcurrent limiting control. The inductor current is monitored during the OFF state and the controller maintains the OFF state during the period that the inductor current is larger than the overcurrent trip level. To provide good accuracy and a cost-effective solution, the TPS53515 device supports temperature compensated MOSFET  $R_{DS(on)}$  sensing. Connect the TRIP pin to GND through the trip-voltage setting resistor,  $R_{TRIP}$ . The TRIP pin sources  $I_{TRIP}$  current, which is 10 µA typically at room temperature, and the trip level is set to the OCL trip voltage  $V_{TRIP}$  as shown in [Equation](#page-20-1) 4.

$$
V_{TRIP} = R_{TRIP} \times I_{TRIP}
$$

where

- $V<sub>TRIP</sub>$  is in mV
- $R_{TRIP}$  is in kΩ
- $I_{\text{TRIP}}$  is in  $\mu$ A (4)

<span id="page-20-1"></span>V<sub>TRIP</sub> = R<sub>TRIP</sub> × I<sub>TRIP</sub><br>
where<br>
• V<sub>TRIP</sub> is in mV<br>
• R<sub>TRIP</sub> is in M<br>
• I<sub>TRIP</sub> is in MA<br>
• I<sub>TRIP</sub> is in MA<br> **o** I<sub>TRIP</sub> is in MA<br>
ected to the drain pin of the low-side MOSFET. I<sub>TRIP</sub> has a 3000-ppm<sup>/°</sup>C<br>
ected to The inductor current is monitored by the voltage between the GND pin and SW pin so that the SW pin is properly connected to the drain pin of the low-side MOSFET.  $I_{TRIP}$  has a 3000-ppm/°C temperature slope to compensate the temperature dependency of  $R_{DS(on)}$ . The GND pin acts as the positive current-sensing node. Connect the GND pin to the proper current sensing device, (for example, the source pin of the low-side MOSFET.)

<span id="page-20-2"></span>Because the comparison occurs during the OFF state,  $V_{TRIP}$  sets the valley level of the inductor current. Thus, the load current at the overcurrent threshold,  $I<sub>OCP</sub>$ , is calculated as shown in [Equation](#page-20-2) 5.

$$
I_{OCP}=\frac{V_{TRIP}}{\left(8\times R_{DS(on)}\right)}+\frac{I_{IND(ripple)}}{2}=\frac{V_{TRIP}}{\left(8\times R_{DS(on)L}\right)}+\frac{1}{2\times L\times f_{SW}}\times\frac{\left(V_{IN}-V_{OUT}\right)\times V_{OUT}}{V_{IN}}
$$

where

 $R_{DS(on)L}$  is the on-resistance of the low-side MOSFET

•  $R_{\text{TRIP}}$  is in kΩ (5)

[Equation](#page-20-2) 5 calculates the typical DC OCP level (typical low-side on-resistance  $[R_{DS(on)}]$  of 5.9 mΩ should be used); to design for worst case minimum OCP, maximum low-side on-resistance value of 8 mΩ should be used.

During an overcurrent condition, the current to the load exceeds the current to the output capacitor thus the output voltage tends to decrease. Eventually, the output voltage crosses the undervoltage-protection threshold and shuts down.

For the TPS53515 device, the overcurrent protection maximum is recommended up to 14 A only.

### **7.3.7 Overvoltage and Undervoltage Protection**

The TPS53515 device monitors a resistor-divided feedback voltage to detect overvoltage and undervoltage. When the feedback voltage becomes lower than 68% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 1 ms, the TPS53515 device latches OFF both high-side and low-side MOSFETs drivers. The UVP function enables after soft-start is complete.

When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and the circuit latches OFF the high-side MOSFET driver and turns on the low-side MOSFET until reaching a negative current limit. Upon reaching the negative current limit, the low-side FET is turned off and the high-side FET is turned on again for a minimum on-time. The TPS53515 device operates in this cycle until the output voltage is pulled down under the UVP threshold voltage for 1 ms. After the 1-ms UVP delay time, the high-side FET is latched off and low-side FET is latched on. The fault is cleared with a reset of VDD or by retoggling the EN pin.

Copyright © 2013–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUSBN5B&partnum=TPS53515) Feedback* 21

#### **[TPS53515](http://www.ti.com/product/tps53515?qgpn=tps53515)**

SLUSBN5B –AUGUST 2013–REVISED JULY 2015 **[www.ti.com](http://www.ti.com)**

![](_page_21_Picture_2.jpeg)

#### **7.3.8 Out-of-Bounds Operation**

The device has an out-of-bounds (OOB) overvoltage protection that protects the output load at a much lower overvoltage threshold of 8% above the target voltage. OOB protection does not trigger an overvoltage fault, so the device is not latched off after an OOB event. OOB protection operates as an early no-fault overvoltageprotection mechanism. During the OOB operation, the controller operates in forced PWM mode only by turning on the low-side FET. Turning on the low-side FET beyond the zero inductor current quickly discharges the output capacitor thus causing the output voltage to fall quickly toward the setpoint. During the operation, the cycle-bycycle negative current limit is also activated to ensure the safe operation of the internal FETs.

#### **7.3.9 UVLO Protection**

The TPS53515 device monitors the voltage on the VDD pin. If the VDD pin voltage is lower than the UVLO offthreshold voltage, the switch mode power supply shuts off. If the VDD voltage increases beyond the UVLO onthreshold voltage, the controller turns back on. UVLO is a nonlatch protection.

#### **7.3.10 Thermal Shutdown**

The TPS53515 device monitors internal temperature. If the temperature exceeds the threshold value (typically 140°C), TPS53515 device shuts off. When the temperature falls approximately 40°C below the threshold value, the device turns on. Thermal shutdown is a nonlatch protection.

## <span id="page-21-0"></span>**7.4 Device Functional Modes**

#### **7.4.1 Auto-Skip Eco-mode Light Load Operation**

While the MODE pin is pulled to GND directly or through 150-kΩ resistor, the TPS53515 device automatically reduces the switching frequency at light-load conditions to maintain high efficiency. This section describes the operation in detail.

As the output current decreases from heavy load condition, the inductor current also decreases until the rippled valley of the inductor current touches zero level. Zero level is the boundary between the continuous-conduction and discontinuous-conduction modes. The synchronous MOSFET turns off when this zero inductor current is detected. As the load current decreases further, the converter runs into discontinuous-conduction mode (DCM). The on-time is maintained to a level approximately the same as during continuous-conduction mode operation so that discharging the output capacitor with a smaller load current to the level of the reference voltage requires more time. The transition point to the light-load operation  $I_{O(LL)}$  (for example: the threshold between continuousand discontinuous-conduction mode) is calculated as shown in [Equation](#page-21-1) 6.

<span id="page-21-1"></span>
$$
I_{\text{OUT}}(LL) = \frac{1}{2 \times L \times f_{\text{SW}}} \times \frac{(V_{\text{IN}} - V_{\text{OUT}}) \times V_{\text{OUT}}}{V_{\text{IN}}}
$$

where

 $f_{\text{SW}}$  is the PWM switching frequency  $(6)$ 

Using only ceramic capacitors is recommended for Auto-skip mode.

### **7.4.2 Forced Continuous-Conduction Mode**

When the MODE pin is tied to the PGOOD pin through a resistor, the controller operates in continuous conduction mode (CCM) during light-load conditions. During CCM, the switching frequency maintained to an almost constant level over the entire load range which is suitable for applications requiring tight control of the switching frequency at the cost of lower efficiency.

![](_page_22_Picture_0.jpeg)

## <span id="page-22-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-22-1"></span>**8.1 Application Information**

The TPS53515 device is a high-efficiency, single-channel, synchronous-buck converter. The device suits lowoutput voltage point-of-load applications with 12-A or lower output current in computing and similar digital consumer applications.

### <span id="page-22-2"></span>**8.2 Typical Application**

This design example describes a D-CAP3-mode, 8-A synchronous buck converter with integrated MOSFETs. The device provides a fixed 1.2-V output at up to 8 A from a 12-V input bus.

![](_page_22_Figure_9.jpeg)

**Figure 43. Application Circuit Diagram**

![](_page_23_Picture_1.jpeg)

## **Typical Application (continued)**

### **8.2.1 Design Requirements**

This design uses the parameters listed in [Table](#page-23-0) 5.

<span id="page-23-0"></span>![](_page_23_Picture_885.jpeg)

### **Table 5. Design Example Specifications**

#### **8.2.2 Detailed Design Procedure**

The external components selection is a simple process using D-CAP3 mode. Select the external components using the following steps

#### *8.2.2.1 Choose the Switching Frequency*

The switching frequency is configured by the resistor divider on the RF pin. Select one of eight switching frequencies from 250 kHz to 1 MHz. Refer to [Table](#page-15-1) 1 for the relationship between the switching frequency and resistor-divider configuration.

#### *8.2.2.2 Choose the Operation Mode*

Select the operation mode using [Table](#page-18-0) 4.

#### *8.2.2.3 Choose the Inductor*

Determine the inductance value to set the ripple current at approximately  $\frac{1}{4}$  to  $\frac{1}{2}$  of the maximum output current. Larger ripple current increases output ripple voltage, improves signal-to-noise ratio, and helps to stabilize operation.

$$
L = \frac{1}{I_{IND(ripple)} \times f_{SW}} \times \frac{V_{IN(max)} - V_{OUT}}{V_{IN(max)}} = \frac{3}{I_{OUT(max)} \times f_{SW}} \times \frac{V_{IN(max)} - V_{OUT}}{V_{IN(max)}} = \frac{3}{6 \times 500 \text{ kHz}} \times \frac{(12V - 1.2V) \times 1.2V}{12V} = 1.08 \mu H
$$
\n(7)

The inductor requires a low DCR to achieve good efficiency. The inductor also requires enough room above peak inductor current before saturation. The peak inductor current is estimated using [Equation](#page-24-0) 8.

![](_page_24_Picture_0.jpeg)

<span id="page-24-0"></span>

$$
I_{\text{IND(peak)}} = \frac{V_{\text{TRIP}}}{8 \times R_{\text{DS}(on)}} + \frac{1}{L \times f_{\text{SW}}} \times \frac{V_{\text{IN(max)}} - V_{\text{OUT}}V_{\text{VOUT}}}{V_{\text{IN(max)}}} = \frac{10 \mu A \times R_{\text{TRIP}}}{8 \times 5.9 \text{m}\Omega} + \frac{1}{1 \mu H \times 500 \text{kHz}} \times \frac{(12 V - 1.2 V) \times 1.2 V}{12 V}
$$
\n(8)

#### *8.2.2.4 Choose the Output Capacitor*

<span id="page-24-1"></span>The output capacitor selection is determined by output ripple and transient requirement. When operating in CCM, the output ripple has two components as shown in [Equation](#page-24-1) 9. [Equation](#page-24-2) 10 and [Equation](#page-24-3) 11 define these components.

$$
V_{RIPPLE} = V_{RIPPLE(C)} + V_{RIPPLE(ESR)}
$$
\n
$$
V_{RIPPLE(C)} = \frac{I_{L(ripple)}}{8 \times C_{OUT} \times f_{SW}}
$$
\n
$$
V_{RIPPLE(ESR)} = I_{I(ripple)} \times ESR
$$
\n(10)

$$
V_{\text{RIPPLE(ESR)}} = I_{L(\text{ripple})} \times \text{ESR}
$$
\n(11)

#### *8.2.2.5 Determine the Value of R1 and R2*

<span id="page-24-3"></span><span id="page-24-2"></span> $E_{\text{RIPPLE}}(ESR) = I_{\text{L}}(\text{right}) \times ESR$ <br> **Determine the Value of R1 and R2**<br>
ttput voltage is programmed by the voltage-divi<br>
ween the VFB pin and the output, and connect<br>
s from 1 kΩ to 20 kΩ. Determine R1 using Equa<br>  $E_{\text{L}} =$ The output voltage is programmed by the voltage-divider resistors, R1 and R2, shown in [Equation](#page-24-4) 12. Connect R1 between the VFB pin and the output, and connect R2 between the VFB pin and GND. The recommended R2 value is from 1 kΩ to 20 kΩ. Determine R1 using [Equation](#page-24-4) 12.

$$
R1 = \frac{V_{OUT} - 0.6}{0.6} \times R2 = \frac{1.2 V - 0.6}{0.6} \times 10k\Omega = 10k\Omega
$$
\n(12)

#### **8.2.3 Application Curves**

<span id="page-24-4"></span>![](_page_24_Figure_12.jpeg)

Copyright © 2013–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUSBN5B&partnum=TPS53515) Feedback* 25

#### **[TPS53515](http://www.ti.com/product/tps53515?qgpn=tps53515)**

SLUSBN5B –AUGUST 2013–REVISED JULY 2015 **[www.ti.com](http://www.ti.com)**

![](_page_25_Figure_2.jpeg)

![](_page_25_Picture_6.jpeg)

![](_page_26_Picture_0.jpeg)

**[TPS53515](http://www.ti.com/product/tps53515?qgpn=tps53515)**

**[www.ti.com](http://www.ti.com)** SLUSBN5B –AUGUST 2013–REVISED JULY 2015

![](_page_26_Figure_3.jpeg)

![](_page_27_Picture_1.jpeg)

## <span id="page-27-0"></span>**9 Power Supply Recommendations**

The devices are designed to operate from an input voltage supply range between 1.5 V and 18 V (4.5 V to 25 V biased). This input supply must be well regulated. Proper bypassing of input supplies and internal regulators is also critical for noise performance, as is PCB layout and grounding scheme. See the recommendations in the *[Layout](#page-27-1)* section.

# <span id="page-27-1"></span>**10 Layout**

## <span id="page-27-2"></span>**10.1 Layout Guidelines**

Before beginning a design using the TPS53515 device, consider the following:

- Place the power components (including input and output capacitors, the inductor, and the DPA02259 device) on the solder side of the PCB. To shield and isolate the small signal traces from noisy power lines, insert and connect at least one inner plane to ground.
- All sensitive analog traces and components such as VFB, PGOOD, TRIP, MODE, and RF must be placed away from high-voltage switching nodes such as SW and VBST to avoid coupling. Use internal layers as ground planes and shield the feedback trace from power traces and components.
- GND (pin 22) must be connected directly to the thermal pad. Connect the thermal pad to the PGND terminals and then to the GND plane.
- The GND1 terminal (pin 27) and the GND2 terminal (pin 28) are not actual GND terminals and neither of these terminals should be used for dedicated ground connection. The recommendation is to connect GND1 terminal (pin 27) and the GND2 terminal (pin 28) to the nearby ground.
- Place the VIN decoupling capacitors as close to the VIN and PGND terminals as possible to minimize the input AC-current loop.
- Place the feedback resistor near the device to minimize the VFB trace distance.
- Place the frequency-setting resistor ( $R_{RF}$ ), OCP-setting resistor ( $R_{TRIP}$ ) and mode-setting resistor ( $R_{MODF}$ ) close to the device. Use the common GND via to connect the resistors to the GND plane if applicable.
- Place the VDD and VREG decoupling capacitors as close to the device as possible. Provide GND vias for each decoupling capacitor and ensure the loop is as small as possible.
- This design defines the PCB trace as a switch node, which connects the SW terminals and high-voltage side of the inductor. The switch node should be as short and wide as possible.
- Use separated vias or trace to connect SW node to the snubber, bootstrap capacitor, and ripple-injection resistor. Do not combine these connections.
- Place one more small capacitor (2.2-nF, 0402 size) between the VIN and PGND terminals. This capacitor must be placed as close to the device as possible.
- TI recommends placing a snubber between the SW shape and GND shape for effective ringing reduction. The value of snubber design starts at  $3 \Omega + 470$  pF.
- Consider  $R$ -C-C<sub>C</sub> network (ripple injection network) component placement and place the AC coupling capacitor,  $C_c$ , close to the device, and R and C close to the power stage. (Application designs with output capacitance lower than the minimum may require only an R-C-C network. In this case, Bode plot verification is needed to validate the design).
- See [Figure](#page-28-1) 56 for the layout recommendation.

![](_page_28_Picture_0.jpeg)

### <span id="page-28-0"></span>**10.2 Layout Example**

![](_page_28_Figure_4.jpeg)

<span id="page-28-1"></span>**Figure 56. Layout Recommendation**

![](_page_29_Picture_1.jpeg)

#### <span id="page-29-0"></span>**10.3 Thermal Performance**

![](_page_29_Figure_4.jpeg)

 $T_A = 23^{\circ}$ C,  $f_{SW} = 500$  kHz,  $V_{IN} = 12$  V,  $V_{OUT} = 1.24$  V,  $I_{OUT} = 8$  A,  $R_{BOOT} = 0$  Ω, SNB = 3 Ω + 470 pF Inductor:  $L_{\text{OUT}} = 1 \mu H$ , PIMB103T-1R0MS-63, 10 mm × 11.2 mm × 3 mm, 5.3 m $\Omega$ 

**Figure 57. SP1: 43**℃ **(TPS53515), SP2: 35.1**℃ **(Inductor)**

![](_page_30_Picture_0.jpeg)

## <span id="page-30-0"></span>**11 Device and Documentation Support**

### <span id="page-30-1"></span>**11.1 Documentation Support**

#### **11.1.1 Related Documentation**

*Optimizing Transient Response of Internally Compensated dc-dc Converters With Feedforward Capacitor*, [SLVA289](http://www.ti.com/lit/pdf/SLVA289)

#### <span id="page-30-2"></span>**11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-30-3"></span>**11.3 Trademarks**

D-CAP3, SWIFT, Eco-mode, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### <span id="page-30-4"></span>**11.4 Electrostatic Discharge Caution**

![](_page_30_Picture_14.jpeg)

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## <span id="page-30-5"></span>**11.5 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

### <span id="page-30-6"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

![](_page_31_Picture_0.jpeg)

www.ti.com 10-Dec-2020

# **PACKAGING INFORMATION**

![](_page_31_Picture_237.jpeg)

**(1)** The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

![](_page_32_Picture_0.jpeg)

# **PACKAGE OPTION ADDENDUM**

![](_page_33_Picture_1.jpeg)

**TEXAS** 

# **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 

![](_page_33_Figure_4.jpeg)

![](_page_33_Figure_5.jpeg)

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_33_Figure_7.jpeg)

![](_page_33_Picture_262.jpeg)

![](_page_34_Picture_0.jpeg)

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 27-Dec-2024

![](_page_34_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_34_Picture_88.jpeg)

![](_page_35_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **RVE0028A VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_35_Figure_5.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

![](_page_35_Picture_10.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **RVE0028A VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_36_Figure_4.jpeg)

NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

![](_page_36_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **RVE0028A VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_37_Figure_4.jpeg)

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

![](_page_37_Picture_7.jpeg)

# RVE (R-PVQFN-N28)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

![](_page_38_Figure_7.jpeg)

NOTE: All linear dimensions are in millimeters

![](_page_38_Picture_9.jpeg)

![](_page_39_Figure_1.jpeg)

NOTES: A. All linear dimensions are in millimeters.

- This drawing is subject to change without notice. В.
- This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack  $\mathsf{C}$ . Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Electroformed stencils offer adequate release at thicker values/lower Area Ratios. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- E. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.

![](_page_39_Picture_7.jpeg)

# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated