







**UA9638** SLLS112D - APRIL 1994 - REVISED MARCH 2024

# uA9638C Dual High-Speed Differential Line Driver

#### 1 Features

- Meets or exceeds ANSI standard EIA/TIA-422-B
- Operates from a single 5V power supply
- Drives loads as low as  $50\Omega$  up to 15Mbps
- TTL- and CMOS-input compatibility
- Output short-circuit protection
- Interchangeable with DS9638

## 2 Applications

- Factory automation
- ATM and cash counters
- Smart grid
- AC and servo motor drives

## 3 Description

The uA9638 is a dual high-speed differential line driver designed to meet ANSI Standard EIA/TIA-422-B. The inputs are TTL and CMOS compatible and have input clamp diodes. Schottky-diode-clamped transistors are used to minimize propagation delay time. This device operates from a single 5V power supply and is supplied in an 8-pin package.

The uA9638 provides the current needed to drive lowimpedance loads at high speeds. Typically used with twisted-pair cabling and differential receiver(s), baseband data transmission can be accomplished up to and exceeding 15Mbps in properly designed systems. The uA9637A dual line receiver is commonly used as the receiver. For even faster switching speeds in the same pin configuration, see the SN75ALS191.

The uA9638 is characterized for operation from 0°C to 70°C.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
| uA9638      | SOIC (D, 8)            | 4.9mm × 6mm                 |
|             | PDIP (P, 8)            | 9.81mm × 9.43mm             |

- For more information, see Section 10.
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.





<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



# **Table of Contents**

| 1 Features                           | 7 Device Functional Modes |
|--------------------------------------|---------------------------|
| 5.3 Recommended Operating Conditions | 4 9 Revision History      |
| 5.4 Thermal Information              | 5 Information             |



# **4 Pin Configuration and Functions**



Figure 4-1. D (SOIC) or P (PDIP) Package (Top View)

**Table 4-1. Pin Functions** 

| PIN             |     | - TYPE <sup>(1)</sup> | DESCRIPTION                                               |
|-----------------|-----|-----------------------|-----------------------------------------------------------|
| NAME            | NO. | ITPE                  | DESCRIPTION                                               |
| V <sub>CC</sub> | 1   | Р                     | 5V Supply Positive Terminal Connection                    |
| 1A              | 2   | 1                     | Single Ended Data Input for Channel 1                     |
| 2A              | 3   | I                     | Single Ended Data Input for Channel 2                     |
| GND             | 4   | GND                   | Device Ground                                             |
| 2Z              | 5   | 0                     | Inverting Output of Differential Driver for Channel 2     |
| 2Y              | 6   | 0                     | Non-Inverting Output of Differential Driver for Channel 2 |
| 1Z              | 7   | 0                     | Inverting Output of Differential Driver for Channel 1     |
| 1Y              | Y 8 |                       | Non-Inverting Output of Differential Driver for Channel 1 |

<sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output, P = Power, GND = GND.



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                        | ·          | MIN  | MAX | UNIT |
|------------------|----------------------------------------|------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage range                   |            | -0.5 | 7   | V    |
| VI               | Input voltage range                    |            | -0.5 | 7   | V    |
|                  | Continuous total power dissipation     | ting Table |      |     |      |
| T <sub>A</sub>   | Operating free-air temperature range   |            | 0    | 70  | °C   |
| T <sub>stg</sub> | Storage temperature range              |            | -65  | 150 | °C   |
|                  | Lead temperature 1,6 mm (1/16 inch) fr |            | 260  | °C  |      |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: Voltage values except differential output voltages are with respect to network GND.

#### 5.2 Dissipation Rating Table

| PACKAGE | T <sub>A</sub> = 25 °C POWER RATING | DERATING FACTOR ABOVE T <sub>A</sub><br>= 25°C | T <sub>A</sub> = 70 °C POWER RATING |
|---------|-------------------------------------|------------------------------------------------|-------------------------------------|
| D       | 725 mW                              | 5.8 mW/°C                                      | 464 mW                              |
| Р       | 1000 mW                             | 8.0 mW/°C                                      | 640 mW                              |

## **5.3 Recommended Operating Conditions**

|                                                | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                | 4.75 | 5   | 5.25 | V    |
| High-level input voltage, V <sub>IH</sub>      | 2    |     |      | V    |
| Low-level input voltage, V <sub>IL</sub>       |      |     | 0.8  | V    |
| High-level output current, I <sub>OH</sub>     |      |     | -50  | mA   |
| Low-level output current, I <sub>OL</sub>      |      |     | 50   | mA   |
| Operating free-air temperature, T <sub>A</sub> | 0    |     | 70   | °C   |
|                                                |      |     |      |      |

#### **5.4 Thermal Information**

|                       | THERMAL METRIC(1)                            | D<br>(SOIC) | P<br>(PDIP) | UNIT |
|-----------------------|----------------------------------------------|-------------|-------------|------|
|                       |                                              | 8-P         |             |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 116.7       | 84.3        | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 56.3        | 65.4        | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 63.4        | 62.1        | °C/W |
| Ψ ЈТ                  | Junction-to-top characterization parameter   | 8.8         | 31.3        | °C/W |
| Ψ ЈВ                  | Junction-to-board characterization parameter | 62.6        | 60.4        | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | N/A         | °C/W |

For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC package thermal metrics</u> application report.

Product Folder Links: *UA*9638

#### 5.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                                         | TE                                              | ST CONDITION                | NS                      | MIN TYP <sup>(1)</sup> | MAX               | UNIT |
|-------------------|-------------------------------------------------------------------|-------------------------------------------------|-----------------------------|-------------------------|------------------------|-------------------|------|
| V <sub>IK</sub>   | Input clamp voltage                                               | V <sub>CC</sub> = 4.75V,                        | I <sub>I</sub> = -18mA      |                         | -1                     | -1.2              | V    |
| V                 | High level output voltage                                         | V <sub>CC</sub> = 4.75V,                        |                             | I <sub>OH</sub> = -10mA | 2.5 3.5                |                   | V    |
| V <sub>OH</sub>   | High-level output voltage                                         | V <sub>IL</sub> = 0.8V                          | $V_{IH} = 2V,$ $I_{O}$      |                         | 2                      |                   | V    |
| V <sub>OL</sub>   | Low-level output voltage                                          | V <sub>CC</sub> = 4.75V, I <sub>OL</sub> = 40mA | V <sub>IH</sub> = 2V,       | V <sub>IL</sub> = 0.8V, |                        | 0.5               | V    |
| V <sub>OD1</sub>  | Magnitude of differential output voltage                          | V <sub>CC</sub> = 5.25V, I <sub>O</sub> = 0     |                             |                         |                        | 2V <sub>OD2</sub> | V    |
| V <sub>OD2</sub>  | Magnitude of differential output voltage                          |                                                 |                             |                         | 2                      |                   | V    |
| $\Delta  V_{OD} $ | Change in magnitude of differential output voltage <sup>(2)</sup> | V <sub>CC</sub> = 4.75V to 5.25                 | 5V, See Figure              | R <sub>L</sub> = 100Ω   |                        | ±0.4              | V    |
| V <sub>OC</sub>   | Common-mode output voltage <sup>(3)</sup>                         | - 0-1                                           |                             |                         |                        | 3                 | V    |
| Δ V <sub>OC</sub> | Change in magnitude of common-mode output voltage <sup>(2)</sup>  |                                                 |                             |                         |                        | ±0.4              | V    |
|                   |                                                                   |                                                 | V <sub>O</sub> = 6V         | •                       | 0.1                    | 100               |      |
| Io                | Output current with power off                                     | V <sub>CC</sub> = 0                             | V <sub>O</sub> = - 0.25V    |                         | -0.1                   | -100              | μΑ   |
|                   |                                                                   |                                                 | V <sub>O</sub> = - 0.25V to | 6V                      |                        | ± 100             |      |
| I <sub>I</sub>    | Input current                                                     | V <sub>CC</sub> = 5.25V,                        | V <sub>I</sub> = 5.5V       |                         |                        | 50                | μA   |
| I <sub>IH</sub>   | High-level input current                                          | V <sub>CC</sub> = 5.25V,                        | V <sub>I</sub> = 2.7V       |                         |                        | 25                | μA   |
| I <sub>IL</sub>   | Low-level input current                                           | V <sub>CC</sub> = 5.25V,                        | V <sub>I</sub> = 0.5V       |                         |                        | -200              | μA   |
| Ios               | Short-circuit output current <sup>(4)</sup>                       | V <sub>CC</sub> = 5.25V,                        | V <sub>O</sub> = 0          |                         | -50                    | -150              | mA   |
| I <sub>CC</sub>   | Supply current (both drivers)                                     | V <sub>CC</sub> = 5.25V,                        | No load,                    | All inputs at 0V        | 45                     | 65                | mA   |

- (1) All typical values are at  $V_{CC}$  = 5 V and  $T_A$  = 25°C.
- (2) Δ| V<sub>OD</sub> | and Δ| V<sub>OC</sub> | are the changes in magnitude of V<sub>OD</sub> and V<sub>OC</sub>, respectively, that occur when the input is changed from a high level to a low level or vice versa.
- (3) In Standard EIA-422-A, V<sub>OC</sub>, which is the average of the two output voltages with respect to ground, is called output offset voltage, V<sub>OC</sub>
- (4) Only one output at a time should be shorted, and duration of the short circuit should not exceed one second.

#### 5.6 Switching Characteristics

 $V_{CC} = 5V, T_A = 25^{\circ}C$ 

|                    | PARAMETER                           | TE                     | ST CONDITION         | ONS        | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------|------------------------|----------------------|------------|-----|-----|-----|------|
| t <sub>d(OD)</sub> | Differential output delay time      | C <sub>1</sub> = 15pF. | R <sub>I</sub> = 100 | See Figure |     | 10  | 20  | ns   |
| t <sub>t(OD)</sub> | Differential output transition time |                        | KL - 100             | 6-2        |     | 10  | 20  | ns   |
| t <sub>sk(o)</sub> | Output skew                         | See Figure 6-          |                      |            |     | 1   |     |      |

Copyright © 2024 Texas Instruments Incorporated



#### **6 Parameter Measurement Information**



Figure 6-1. Differential and Common-Mode Output Voltages



- A. The input pulse generator has the following characteristics:  $Z_0 = 50\Omega$ , PRR  $\leq 500$ kHz,  $t_w = 100$ ns,  $t_r = \leq 5$ ns.
- B.  $C_L$  includes probe and jig capacitance.

Figure 6-2. Test Circuit and Voltage Waveforms

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



## 7 Device Functional Modes



Figure 7-1. Schematics of Inputs and Outputs



## 8 Device and Documentation Support

## 8.1 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.2 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 8.3 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 8.4 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision C (April 1994) to Revision D (March 2024)

**Page** 

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: UA9638



www.ti.com 20-Aug-2024

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| UA9638CD         | OBSOLETE | SOIC         | D                  | 8    |                | TBD          | Call TI                       | Call TI             | 0 to 70      | 9638C                   |         |
| UA9638CDR        | ACTIVE   | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 9638C                   | Samples |
| UA9638CDRG4      | ACTIVE   | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 9638C                   | Samples |
| UA9638CP         | ACTIVE   | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | UA9638CP                | Samples |
| UA9638CPE4       | ACTIVE   | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | UA9638CP                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## PACKAGE OPTION ADDENDUM

www.ti.com 20-Aug-2024

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UA9638CDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| UA9638CDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 25-Sep-2024



#### \*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| UA9638CDR | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| UA9638CDR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

#### **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UA9638CP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| UA9638CPE4 | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated