SN74AS169A
- Fully Synchronous Operation for Counting and Programming
- Internal Carry Look-Ahead Circuitry for Fast Counting
- Carry Output for n-Bit Cascading
- Fully Independent Clock Circuit
- Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs
These synchronous 4-bit up/down binary presettable counters
feature an internal carry look-ahead circuitry for cascading in
high-speed counting applications. Synchronous operation is provided
by having all flip-flops clocked simultaneously so that the outputs
change coincident with each other when so instructed by the
count-enable (,
) inputs and internal gating. This
mode of operation eliminates the output counting spikes normally
associated with asynchronous (ripple-clock) counters. A buffered
clock (CLK) input triggers the four flip-flops on the rising
(positive-going) edge of the clock waveform.
These counters are fully programmable; that is, they may be preset to either level. The load-input circuitry allows loading with the carry-enable output of cascaded counters. Because loading is synchronous, setting up a low level at the load (LOAD\) input disables the counter and causes the outputs to agree with the data inputs after the next clock pulse.
The internal carry look-ahead circuitry provides for cascading
counters for n-bit synchronous application without additional gating.
and
inputs and a ripple-carry output
(
) are
instrumental in accomplishing this function. Both
and
must be low to count. The
direction of the count is determined by the level of the up/down
(U/D\) input. When U/D\ is high, the counter counts up; when low, it
counts down.
is fed forward
to enable
.
, thus enabled, produces a
low-level pulse while the count is zero (all inputs low) counting
down or maximum (15) counting up. This low-level overflow
ripple-carry pulse can be used to enable successive cascaded stages.
Transitions at
or
are allowed regardless of the
level of the clock input. All inputs are diode clamped to minimize
transmission-line effects, thereby simplifying system design.
These counters feature a fully independent clock circuit. Changes
at control inputs (,
,
, or U/D\) that modify the
operating mode have no effect on the contents of the counter until
clocking occurs. The function of the counter (whether enabled,
disabled, loading, or counting) is dictated solely by the conditions
meeting the stable setup and hold times.
The SN54ALS169B and SN54AS169A are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS169B and SN74AS169A are characterized for operation from 0°C to 70°C.
お客様が関心を持ちそうな類似品
比較対象デバイスと類似の機能
技術資料
種類 | タイトル | 最新の英語版をダウンロード | 日付 | |||
---|---|---|---|---|---|---|
* | データシート | Synchronous 4-Bit Up/Down Binary Counters データシート (Rev. B) | 1994年 12月 1日 |
購入と品質
- RoHS
- REACH
- デバイスのマーキング
- リード端子の仕上げ / ボールの原材料
- MSL 定格 / ピーク リフロー
- MTBF/FIT 推定値
- 使用原材料
- 認定試験結果
- 継続的な信頼性モニタ試験結果
- ファブの拠点
- 組み立てを実施した拠点