產品詳細資料

Resolution (Bits) 8 Sample rate (max) (ksps) 1250 Number of input channels 1 Interface type Parallel Architecture SAR Input type Single-ended Rating Catalog Reference mode External Input voltage range (max) (V) 5.5 Input voltage range (min) (V) 0 Features Oscillator Operating temperature range (°C) -40 to 85 Power consumption (typ) (mW) 12 Analog supply (min) (V) 2.7 Analog supply voltage (max) (V) 5.5 SNR (dB) 49 Digital supply (min) (V) 2.7 Digital supply (max) (V) 5.5
Resolution (Bits) 8 Sample rate (max) (ksps) 1250 Number of input channels 1 Interface type Parallel Architecture SAR Input type Single-ended Rating Catalog Reference mode External Input voltage range (max) (V) 5.5 Input voltage range (min) (V) 0 Features Oscillator Operating temperature range (°C) -40 to 85 Power consumption (typ) (mW) 12 Analog supply (min) (V) 2.7 Analog supply voltage (max) (V) 5.5 SNR (dB) 49 Digital supply (min) (V) 2.7 Digital supply (max) (V) 5.5
SOIC (DW) 24 159.65 mm² 15.5 x 10.3 TSSOP (PW) 24 49.92 mm² 7.8 x 6.4
  • Fast Throughput Rate: 1.25 MSPS at 5 V, 625 KSPS at 3 V
  • Wide Analog Input: 0 V to AVDD
  • Differential Nonlinearity Error: < ± 0.5 LSB
  • Integral Nonlinearity Error: < ± 0.5 LSB
  • Single 2.7-V to 5.5-V Supply Operation
  • Low Power: 12 mW at 3 V and 35 mW at 5 V
  • Auto Power Down of 1 mA Max
  • Software Power Down: 10 uA Max
  • Internal OSC
  • Hardware Configurable
  • DSP and Microcontroller Compatible Parallel Interface
  • Binary/Twos Complement Output
  • Hardware Controlled Extended Sampling
  • Hardware or Software Start of Conversion
  • Applications
    • Mass Storage and HDD
    • Automotive
    • Digital Servos
    • Process Control
    • General-Purpose DSP
    • Image Sensor Processing
  • Fast Throughput Rate: 1.25 MSPS at 5 V, 625 KSPS at 3 V
  • Wide Analog Input: 0 V to AVDD
  • Differential Nonlinearity Error: < ± 0.5 LSB
  • Integral Nonlinearity Error: < ± 0.5 LSB
  • Single 2.7-V to 5.5-V Supply Operation
  • Low Power: 12 mW at 3 V and 35 mW at 5 V
  • Auto Power Down of 1 mA Max
  • Software Power Down: 10 uA Max
  • Internal OSC
  • Hardware Configurable
  • DSP and Microcontroller Compatible Parallel Interface
  • Binary/Twos Complement Output
  • Hardware Controlled Extended Sampling
  • Hardware or Software Start of Conversion
  • Applications
    • Mass Storage and HDD
    • Automotive
    • Digital Servos
    • Process Control
    • General-Purpose DSP
    • Image Sensor Processing

The TLV571 is an 8-bit data acquisition system that combines a high-speed 8-bit ADC and a parallel interface. The device contains two on-chip control registers allowing control of software conversion start and power down via the bidirectional parallel port. The control registers can be set to a default mode using a dummy RD\ while WR\ is tied low allowing the registers to be hardware configurable.

The TLV571 operates from a single 2.7-V to 5.5-V power supply. It accepts an analog input range from 0 V to AVDD and digitizes the input at a maximum 1.25 MSPS throughput rate at 5 V. The power dissipations are only 12 mW with a 3-V supply or 35 mW with a 5-V supply. The device features an auto power-down mode that automatically powers down to 1 mA 50 ns after conversion is performed. In software power-down mode, the ADC is further powered down to only 10 uA.

Very high throughput rate, simple parallel interface, and low power consumption make the TLV571 an ideal choice for high-speed digital signal processing.

The TLV571 is an 8-bit data acquisition system that combines a high-speed 8-bit ADC and a parallel interface. The device contains two on-chip control registers allowing control of software conversion start and power down via the bidirectional parallel port. The control registers can be set to a default mode using a dummy RD\ while WR\ is tied low allowing the registers to be hardware configurable.

The TLV571 operates from a single 2.7-V to 5.5-V power supply. It accepts an analog input range from 0 V to AVDD and digitizes the input at a maximum 1.25 MSPS throughput rate at 5 V. The power dissipations are only 12 mW with a 3-V supply or 35 mW with a 5-V supply. The device features an auto power-down mode that automatically powers down to 1 mA 50 ns after conversion is performed. In software power-down mode, the ADC is further powered down to only 10 uA.

Very high throughput rate, simple parallel interface, and low power consumption make the TLV571 an ideal choice for high-speed digital signal processing.

下載

您可能會感興趣的類似產品

open-in-new 比較替代產品
功能與所比較的裝置相似
ADS8661 現行 具可編程 (±12/±10/±6/±5/±2.5V) 輸入範圍並使用 +5V 電源的 12 位元 1.25-MSPS 單通道 SAR ADC Higher resolution, different interface

技術文件

star =TI 所選的此產品重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 1
類型 標題 日期
* Data sheet 2.7 V To 5.5 V, 1-Channel, 8-Bit Parallel ADC datasheet (Rev. A) 2000年 2月 9日

訂購與品質

內含資訊:
  • RoHS
  • REACH
  • 產品標記
  • 鉛塗層/球物料
  • MSL 等級/回焊峰值
  • MTBF/FIT 估算值
  • 材料內容
  • 認證摘要
  • 進行中持續性的可靠性監測
內含資訊:
  • 晶圓廠位置
  • 組裝地點

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援。​​​​​​​​​​​​​​