TMS320C203
- Based Upon the T320C2xLP Core CPU
- 16-Bit Fixed-Point DSP Architecture
- Six Internal Buses for Increased Parallelism and Performance
- 32-Bit ALU/Accumulator
- 16 × 16-Bit Single-Cycle Multiplier With a 32-Bit Product
- Block Moves for Data, Program,
I/O Space - Hardware Repeat Instruction
- Instruction Cycle Time
- 'C203 'LC203 'C209
- 50 ns @ 5 V 50 ns @ 3.3 V 50 ns @ 5 V
- 35 ns @ 5 V 35 ns @ 5 V
- 25 ns @ 5 V
- Source Code Compatible With TMS320C25
- Upwardly Code-Compatible With TMS320C5x Devices
- Four External Interrupts
- Boot-Loader Option ('C203 Only)
- TMS320C2xx Integrated Memory:
- 544 × 16 Words of On-Chip Dual-Access Data RAM
- 4K × 16 Words of On-Chip Single-Access Program/Data RAM ('C209 only)
- 4K × 16 Words of On-Chip Program ROM
('C209 Only)
- 224K × 16-Bit Total Addressable External Memory Space
- 64K Program
- 64K Data
- 64K I/O
- 32K Global
- TMS320C2xx Peripherals:
- PLL With Various Clock Options
- - ×1, ×2, ×4, 2 ('C203)
- - ×2, 2 ('C209)
- On-Chip Oscillator
- One Wait State Software-Programmable to Each Space ('C209 Only)
- 0 - 7 Wait States Software-Programmable to Each Space ('C203 Only)
- Six General-Purpose I/O Pins
- On-Chip 20-Bit Timer
- Full-Duplex Asynchronous Serial Port (UART) ('C203 Only)
- One Synchronous Serial Port With Four-Level-Deep FIFOs ('C203 Only)
- PLL With Various Clock Options
- Supports Hardware Wait States
- Designed for Low-Power Consumption
- Fully Static CMOS Technology
- Power-Down IDLE Mode
- 1.1 mA/MIPS at 3.3 V
- 'C203 is Pin-Compatible With TMS320F206 Flash DSP
- Up to 40-MIPS Performance at 5 V ('C203)
- 20-MIPS Performance at 3.3 V
- HOLD Mode for Multiprocessor Applications
- IEEE-1149.1-Compatible Scan-Based Emulation
- 80- and 100-pin Small Thin Quad Flat Packages (TQFPs), (PN and PZ Suffixes)
IEEE Standard 1149.1-1990, IEEE Standard Test-Access Port.
The TMS320C2xx generation of digital signal processors (DSPs) combines strong performance and great flexibility to meet the needs of signal processing and control applications. The T320C2xLP core CPU that is the basis of all 'C2xx devices has been optimized for high speed, small size, and low-power, making it ideal for demanding applications in many markets. The CPU has an advanced, modified Harvard architecture with six internal buses that permits tremendous parallelism and data throughput. The powerful 'C2xx instruction set makes software development easy. And because the 'C2xx is code-compatible with the TMS320C2x and 'C5x generations, your code investment is preserved. Around this core, 'C2xx-generation devices feature various combinations of on-chip memory and peripherals. The serial ports provide easy communication with external devices such as codecs, A/D converters, and other processors. Other peripherals that facilitate the control of external devices include general-purpose I/O pins, a 20-bit timer, and a wait-state generator.
Because of their strong performance, low cost, and easy-to-use development environment, 'C2xx-generation DSPs are an ideal choice for applications such as smart phones, digital cameras, modems, remote metering, and security systems.
Table 2 provides a comparison of the devices in the 'C2xx generation. It shows the capacity of on-chip RAM and ROM, the number of serial and parallel I/O ports, the execution time of one machine cycle, and the type of package with total pin count.
Core power dissipation. For complete details, see Calculation of TMS320C2xx Power Dissipation (literature number SPRA088).
TI 不提供設計支援
此產品沒有 TI 針對新專案提供的持續設計支援,例如新內容或軟體更新。若有提供,您可在產品資料夾中找到相關資訊、軟體與工具。您也可以在 TI E2ETM 支援論壇中搜尋封存的資訊。
技術文件
類型 | 標題 | 日期 | ||
---|---|---|---|---|
* | Data sheet | Digital Signal Processors datasheet (Rev. B) | 1998年 8月 30日 | |
Application brief | Interfacing the TLC5510 Analog-to-Digital Converter to the TMS320C203 DSP | 2000年 4月 27日 | ||
Application note | Interfacing the TLV1572 Analog-to-Digital Converter to the TMS320C203 DSP (Rev. B) | 1999年 5月 11日 | ||
Application note | Interfacing the TLV1544 Analog-to-Digital Converter to the TMS320C203 DSP (Rev. A) | 1999年 2月 15日 | ||
Application note | Interfacing the TLC5510 Analog-to-Digital Converter to the TMS320C203 DSP | 1998年 2月 1日 | ||
Application note | Designing the TMS320C203 DSP Development Board for TMS320C203 Evaluation | 1997年 7月 1日 | ||
Application note | Implementing Circular Buffers With Bit-Reversed Addressing | 1997年 7月 1日 |
設計與開發
如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。
CODECOMPOSER — Code Composer IDE - TMS320C3x/C4x 裝置
Code Composer v4 was the last release of the Code Composer IDE that supported older digital signal processors such as TMS320C3x/4x and TMS320C2x/C5x. There were different versions for these families. These products are no longer available for purchase or download. (...)
封裝 | 針腳 | CAD 符號、佔位空間與 3D 模型 |
---|---|---|
LQFP (PZ) | 100 | Ultra Librarian |
訂購與品質
- RoHS
- REACH
- 產品標記
- 鉛塗層/球物料
- MSL 等級/回焊峰值
- MTBF/FIT 估算值
- 材料內容
- 認證摘要
- 進行中持續性的可靠性監測
- 晶圓廠位置
- 組裝地點
建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。