

**Power Supply Design Seminar** 

# **Under the Hood of a Multiphase Synchronous Rectified Boost Converter**

Reproduced from 2014 Texas Instruments Power Supply Design Seminar SEM2100, Topic 4

TI Literature Number: SLUP323

© 2014, 2015 Texas Instruments Incorporated

Power Seminar topics and online powertraining modules are available at: ti.com/psds



### Under the Hood of a Multiphase Synchronous Rectified Boost Converter

David Baba

#### **ABSTRACT**

Recent application requirements show a trend toward higher power requirements for boost converters. These requirements often put great emphasis on cost, efficiency, size and dynamic response. With such emphasis on these performance requirements the need for using a multiphase synchronous boost converter arises. Selecting a number of phases can increase component counts and costs, which begs the question, how many phases are needed? What benefit do a given number of phases for a certain power requirement provide? This paper runs through a design example of a multiphase boost showing how interleaving affects cost, efficiency, size and performance.

#### I. INTRODUCTION

A synchronous boost converter provides a clear advantage in efficiency and thermal performance. The synchronous rectifying MOSFET provides the same advantages in a synchronous boost as it does in a synchronous buck. As in a synchronous buck, the low RDS<sub>on</sub> of the synchronous MOSFET provides lower conduction losses when compared to a diode in the same application. This is because the RDS<sub>on</sub> of the MOSFET is low and when multiplying with the square of the RMS current yields significantly lower losses than the average current of the same given waveform multiplied by the forward voltage drop of a particular diode. The commonality is

shown below in Figure 1. Greater efficiency and lower temperature rise in the rectifying element is most significant when dealing with higher output currents and output voltages lower than 100 V. The synchronous boost provides these benefits when the output current is higher than approximately 3 A. But, what about output currents that are as high as 10 A or even 20 A? What options does a designer have to optimize the design according to the needs of a particular system? When considering higher output currents, a multiphase boost converter provides many advantages over a single-phase option for higher power boost converters. Advantages are seen in efficiency, thermal performance and size.



(A) Non synchronous buck to synchronous buck



(B) Non synchronous boost to synchronous boost

Figure 1 – Non synchronous to synchronous boost.

### II. BASIC OPERATION OF THE BOOST CONVERTER

The boost converter temporarily stores energy in the inductor during the "on" period and then releases the stored energy into the output cap and load during the "off" period. The volt-second balance obtains the step-up functionality of the boost across the boost inductor. For example, for a 12 V input when the boost switch is on, the inductor has V<sub>in</sub> across it. If the boost switch is on for a 50% duty cycle and off for a 50% duty cycle, then the voltage across the boost inductor during the off period (although now reversed in polarity) will be 12 V. This 12 V is superimposed on the  $V_{in}$ that is present. This voltage is rectified and stored in the output capacitor. Figure 2 (A, B and C) shows assigned voltage polarities for Don and Doff periods that result in a complete cycle in a period of time determined by the switching frequency.









(C) Boost during D<sub>off</sub> period

Figure 2 – Boost operation (non synchronous boost depicted).



Figure 3 – Canonical schematic [1].

### III. DRAWING COMPARISONS BETWEEN BUCK AND BOOST

Referring to Figure 3, this concept can be applied to what is known about a buck converter. For example, a boost requirement of 12 V<sub>in</sub> and 24 V<sub>out</sub> at 20 A translates to 480 W of power. Viewing this as a buck converter, 480 W of output power becomes 480 W of input power (assuming no losses). 480 W divided by 12 V<sub>in</sub> yields the input current. The 12 V is considered the output voltage of a buck and the calculated input current is viewed at the output current of a buck. To give a more intuitive grasp, this boost requirement is a buck having 24 V<sub>in</sub>, 12 V<sub>out</sub> at 40 A. Attempting to do a 480 W output buck with 40 A of output current may not be the best approach. It is clear that interleaving would provide benefits to this application. Applying the "rules of thumb" common for buck converter designs as outlined above can provide a quick determination of the number of phases needed in a boost application. For example, 20 A to 30 A per phase for low voltage output in a buck translates to low Vin for boost, ~6 V and below, and 10 A to 20 A out for higher voltages. Ultimately one should go through calculations to see if the results fit what is needed for a particular design requirement, whether that is highest efficiency, lowest cost or smallest size. What method is applied for a multiphase boost to calculate this? What advantages does interleaving provide? These points will be highlighted later in this paper.

### IV. INTERLEAVED BOOST BASIC OPERATION

Continuing to look at the above application, now consider it in a two phase interleaved configuration.



Figure 4 - A dual phase interleaved boost (non synchronous boost depicted).

Note that I<sub>in\_Avg</sub>, I<sub>out</sub>, I<sub>C\_in\_RMS</sub> and I<sub>C\_out\_RMS</sub> are shared for the two interleaved stages, whereas the currents, I<sub>L1</sub>, I<sub>L2</sub>, I<sub>SW1</sub>, I<sub>SW2</sub>, I<sub>D1</sub> and I<sub>D2</sub> are divided by *n* phases, where *n* is the number of phases. In this case, *n* is 2 for two phases and, therefore, the currents are divided by 2. Also, it is very interesting to note that the effective switching frequency of each phase is divided down by *n* number of phases to obtain an identical switching frequency of a single phase approach. For example, when considering a 250 kHz switching frequency of a single phase boost, the switching frequency of each phase can drop to a lower frequency of 125 kHz to obtain an effective system switching frequency of 250 kHz.

### V. TIMING DIAGRAMS FOR A TWO PHASE INTERLEAVED BOOST RUNNING AT 50% DUTY CYCLE





Figure 5 – Switch node voltage; phase 1 (A) and phase 2 (B).

Note the voltage stress that the boost FET is subjected to is equal to  $V_{out}$ . A margin of 10 V to 20 V should be added to  $V_{out}$  when selecting the correct VDS Rating of the MOSFET.





Figure 6 – Drain current in each FET; phase 1 (A) and phase 2 (B).

Note that the center point of the trapezoid is equal to the average input current divided by n number of phases.





Figure 7 – Diode current; phase 1 (A) and phase 2 (B).

The center point of the trapezoid is equal to the average input current divided by n number of phases.





Figure 8 – Inductor current; phase 1 (A) and phase 2 (B).

The average current in each inductor is equal to the average input current divided by *n* number of phases.



Figure 9 –  $C_{in}$  ripple current cancellation occurring at 50% duty for a dual phase boost.

The addition of the two waveforms cancels out the current to 0 A.



Figure  $10 - C_{out}$  ripple current cancellation occurring at 50% duty for a dual phase boost.

In this particular example the addition of the two waveforms cancels out to 0 A.

## VI. DESIGN EXAMPLES – SINGLE PHASE APPROACH

Consider now how to calculate the losses in a single phase boost and a dual phase interleaved boost. For this example consider the following specification:

$$\frac{V_{\text{out}}}{V_{\text{in}}} = \frac{1}{1 - D} \tag{1}$$

Equation 1 is the transfer function of a boost topology. Rearranging this equation for D results in:

$$D = \frac{V_{\text{out}} - V_{\text{in}}}{V_{\text{out}}}$$
 (2)

So D=0.42 for this particular example. This is the nominal duty cycle for the design.  $P_{out}$  equals the output current multiplied by the output voltage, or 192 W for this example. Assuming an efficiency of 93% and

$$P_{in} = \frac{P_{out}}{n}$$
 (3)

P<sub>in</sub>=206 W. Now that the input power is known, calculating the input current is easy:

$$I_{\text{in}\_Avg} = \frac{P_{\text{in}}}{V_{\text{in}} \times n}$$

$$I_{\text{in}\_Avg} = \frac{206 \text{ W}}{14 \text{ V} \times 1} = 14.7 \text{ A}$$
(4)

### A. Selecting an Inductor for Single Phase



Figure 11 – Graph showing size factor as a function of  $\Delta I_L$ .

Referring to Figure 11, the red curve is the average input current. The blue curve is the peak inductor current (I<sub>I</sub>). The green curve represents the size of the inductor, i.e.  $\mu H$  per  $\mu J$  (with units of Amps<sup>2</sup>). Observing the green curve it is seen that the size of the inductor reduces as the x-axis increases – the peak-to-peak inductor current as a fraction of the average input current (I<sub>in</sub>). As the ripple current increases by moving along the x-axis, the size of the inductor is reduced. For a small increase in the peak-to-peak inductor current, a steep reduction in the size of the inductor results. The amount of size reduction diminishes for a given increase in peak-to-peak ripple current between 50% and 100% of the average input current. With this understanding, the ripple current is set to 50% of the average input current. The design goal is to keep both the DCR losses and core losses to a minimum while selecting an inductor that is both cost effective and meets the size constraints of the system. The aim is to obtain a good distribution of core losses and DCR losses so that they are approximately equal, although this is not always the case depending on the inductor chosen.

If an input average current of 14.7 A is used, Equation 5 sets the peak-to-peak current in the inductor using the above approach.

$$L = \frac{V_{\text{ind}} \times D}{\Delta I_L \times F_{\text{SW}}}$$
 (5)

where  $F_{sw}$  is the switching frequency,  $V_{ind}$  is  $V_{in}$ , and D is the duty.

Setting the peak-to-peak ripple current in the inductor to  $\sim$ 7.5 A yields an inductance of 3  $\mu$ H. Now the peak current in the inductor is calculated. The saturation current of the inductor needs to be above the calculated peak current level to avoid saturating the inductor.

$$I_{L_{peak}} = \frac{\Delta I_{L}}{2} + I_{in_{Avg}}$$
 (6)

This yields a peak current of 18.5 A. Therefore the saturating current of the inductor selected needs to be greater than this value.

#### **B.** Loss Calculations in a Boost



Figure 12 – Synchronous boost losses that will be considered.

#### i. DCR Losses in Inductor

To calculate the losses in the inductor, the RMS current in the inductor needs to be determined. The inductor current is a triangular waveform. To calculate the RMS current of a triangular waveform use Equation 7:

$$I_{L_{RMS}} = \sqrt{I_{in_{Avg}}^2 + \frac{\Delta I_{L}^2}{\sqrt{12}}}$$
 (7)

This yields an RMS inductor current of 14.9 A RMS.

For this particular example, the XAL1580-302 from Coilcraft was selected. The XAL1580-302 is a 3  $\mu$ H inductor with a DCR of 3 m $\Omega$  max and an I<sub>SAT</sub> of 43 A for a 30% drop in inductance. It is worth noting that this is a 13.2 mm x 14.1 mm x 7.5 mm inductor. Using Equation 8 with a DCR of 3 m $\Omega$  yields a conduction loss of 0.6 W:

$$DCR_{loss} = I_{L} \frac{^{2}}{RMS} \times DCR$$
 (8)

If high side current sensing and a current sense resistor are used, the loss calculation is approached in the same manner as described above.

#### ii. Core Losses

Calculating core losses is less straightforward and requires material information from the supplier. This data is often missing from the datasheets. However, some datasheets will provide a formula that is used to calculate core losses. This typically has the form of Equation 9 below:

Coreloss = 
$$K_1 \times f^x \times B^y \times V_E$$
 (9)

Where:

K1 is a constant of the core material

**F** is the switching frequency in kHz

**B** is the flux density in kGuass

**x** is the frequency exponent (given for a specific core material)

y is the flux exponent (given for a specific core material)

 $V_E$  is the effective core volume in cm<sup>3</sup>

Equation 9 is insightful and shows that the core loss is dependent on frequency, flux density and core volume in addition to the core material used. In the absence of a core loss equation some suppliers publish a graph used to determine core losses. For this example, Coilcraft's online calculator tool was used. Inputting the LRMS current of 15 A and a peak-to-peak inductor ripple current of 7.5 A into an online calculator tool yields a total loss for the core of 2.6 W. Combining

this core loss of 2.6 W with the conduction loss of 0.6 W yields a total loss for the inductor of 3.2 W. This is far too much loss for this size core and, in a practical sense, a larger core that yields less flux density needs to be selected. But for demonstration purposes, this core is used and compared to the two phase approach.

#### iii. FET Selection

The VDS voltage rating of a potential FET needs to be greater than V<sub>out</sub> when making a FET selection. When deciding what FET to use for a switching power supply, a designer needs to ensure that the losses incurred in the FET do not exceed the component's maximum rated temperature in a given ambient temperature.

There are two types of losses in particular that contribute significantly to the losses in FETs – conduction losses and transitional losses. The RDS<sub>on</sub> affects conduction losses while transitional losses are affected by the charge between the FET's gate to source, gate to drain and drain to source.

#### a. Conduction Losses

Conduction losses are calculated by obtaining the RMS currents in the FETs. Although the ripple currents generated by the boost inductor affect the RMS currents, as an approximation and for simplicity, these currents are ignored. It is sufficient to say that if the ripple current is selected as suggested above, the amount of error the approximation introduces is not significant.

The RMS switch current in the boost FET simply approximates to:

$$I_{\text{FET\_RMS}} = \sqrt{D} \times I_{\text{in\_Avg}}$$
 (10)

This yields an RMS current of 8.8 A.

For this example, the Texas Instruments CSD18531 FET was selected. This has an RDSon of 3.5 m $\Omega$  for a 10 V Gate drive. The RDSon typically increases with temperature as with all resistances. This example assumes a hot RDSon of 4 m $\Omega$ . Applying Equation 11 approximates the conduction losses to be 0.3 W.

$$FET_{Cond} = I_{FET\_RMS}^{2} \times RDS_{on}$$
 (11)

#### b. Transitional Losses



Figure 13 – Transitional losses occurring during the switching on period of the MOSFET.

Transitional losses are dependent on the gate drive strength of the controller as well as the  $V_{GS}$  threshold of the MOSFET and the gate charge. This example assumes an average switch on, switch off time of 10 ns, which is considered to be relatively fast.

For estimating the transitional losses Equation 12 is applied:

$$SW_{TRANS\_Loss} = V_{out} \times I_{in\_Avg} \times T_{SLEW} \times F_{SW}$$
(12)

This yields transitional losses of  $\sim 0.8$  W. Adding both conduction losses (0.3 W) and transitional losses ( $\sim 0.8$  W) in the boost FET yields a total power loss of  $\sim 1.1$  W.

Typically losses much greater than 1 W require heat sinking or require a parallel boost FET to lower the temperature rise as a result of excessive losses. Using parallel FETs, in effect, halves the RDS<sub>on</sub> and also distributes the heat being generated by the losses. In addition, the FET count now equals that of a dual phase approach without the extra gate drive stage needed for two phases. Using a parallel FET/single gate drive approach is not as advantageous as using a dual phase approach. Doubling the gate charge for a single gate drive stage significantly impacts the slew time (T<sub>SLEW</sub>) for the two FETs approach and therefore impacts transitional losses, when compared to a dual phase approach [2]

### iv. SyncFET Losses

Similar to a synchronous FET in a buck converter, this switch is subject to the benefit of Zero Voltage Switching (ZVS) due to the conduction of the body diode during the dead time and before turning the FET either on or off. This FET has the benefit of only incurring conduction losses. The approximation of RMS current in the sync FET is calculated as follows in Equation 13:

$$I_{\text{FET\_RMS}} = \sqrt{1 - D} \times I_{\text{in\_Avg}}$$
 (13)

Using Equation 13 yields an RMS current of 11.2 A. The conduction losses in the synchronous rectifier are 0.44 W, calculated using:

$$FETCond = I_{(FET RMS)}^{2} \times RDS_{on}$$
 (14)

### v. Qoss Losses

Although there are no transitional losses in the boost FET, as previously stated one incurs additional switching losses. Both the boost and sync FET realize switching losses due to the output capacitance. The output capacitance,  $Q_{OSS}$ , for the suggested FET is 32 nC. The switching loss in each FET due to  $Q_{OSS}$  is

$$Q_{OSSLoss} = \frac{Q_{OSS}}{2} \times V_{out} \times F_{SW} \times n$$
 (15)

Equation 15 yields a total of 0.2 W of loss for both FETs. If parallel sync FETs are required in certain applications, this clearly puts further stresses on the boost FET. In this case, the single phase approach has additional losses due the increase in Qoss.

### vi. Q<sub>RR</sub> Losses

When the sync FET turns off during the dead time but before the boost FET turns on, the body diode of the synchronous FET is biased-on. In effect, charge is stored in the PN junction of the body diode. When the boost FET turns on, this stored charge, called the reverse recovery charge  $(Q_{RR})$ , is removed before the body diode is reverse biased. These losses are incurred in the boost FET.

For the suggested FET, the  $Q_{RR}$  is 100 nC and the  $Q_{RR}$  losses incurred in the boost FET due to this  $Q_{RR}$  is given by Equation 16.

$$Q_{RR\_Loss} = Q_{RR} \times V_{out} \times n \times F_{SW}$$
 (16)

This yields  $Q_{RR}$  losses of 0.6 W. The total losses in the boost FET therefore are 1.35 W.

#### vii. IC Losses

Typically a controller has gate drive circuitry to drive the FET gates off and on. The power required to do this is not part of the output power and is considered a loss. The losses the IC will incur due to this gate drive circuitry are shown in Equation 17.

$$I_{C\_Loss} = V_{in} \times n \times \left\{ \left( Q_{Gtot} \times F_{SW} \right) + I_{Q} \right\}$$
(17)

 $Q_{Gtot}$  in Equation 17 is the total  $Q_G$  of all FETs and  $I_Q$  is the quiescent current of the controller. The  $Q_{Gtot}$  for all FETs selected is 72 nC. The  $I_Q$  for the LM5122 is ~4 mA. Therefore the total IC losses for a single phase controller are 0.182 W.

### C. CIN\_RMS Ripple Currents

For a single phase boost, the RMS ripple current of the input capacitor needs to be able to supply the AC content of the inductor current and it is simply calculated as follows:

$$I_{C_{in\_RMS}} = \frac{\Delta I_{L}}{\sqrt{12}} \tag{18}$$

This results in an RMS ripple current rating requirement for the input capacitor to handle at least 2.1 A. To meet this requirement a 22  $\mu F$  ceramic input capacitor is selected.

It is worth noting that a low impedance ceramic may cause the input to oscillate. If an input filter is used or if the cables to the power supply are long (therefore increasing parasitic inductance), care must be taken to dampen the input due to these factors. This is usually done by placing an electrolytic capacitor at the input to dampen any oscillations. The selected electrolytic needs to have a capacitance much greater than the ceramics and also its ESR must be relatively high to ensure adequate dampening.

### D. Cout RMS Ripple Current Rating

The RMS ripple current in the output capacitor is much higher than the input due to the fact that the output current in a boost is discontinuous. During the D period the diode is reverse biased and the output capacitor delivers the load current.

The RMS ripple current rating for the output capacitor is approximated (ripple currents ignored) as:

$$I_{\text{C_out\_RMS}} \approx I_{\text{out}} \times \sqrt{\frac{D}{(1-D)}}$$
 (19)

This yields a ripple current rating of 6.71 A for  $C_{\rm OUT}$ .

Two PCV1E391MCL2GS (aluminum organic polymer) were selected for this example. These are 25 V rated 390  $\mu F$  capacitors with an RMS ripple current rating of 4.2 A for each capacitor and an ESR of 21 m $\Omega$ . The output capacitor also dictates the ripple voltage as well as the compensation to obtain stable loop operation.

For a given ripple voltage requirement of less than 1%, which is less than 240 mV, the needed capacitance is calculated as follows in Equation 20:

$$V_{\text{out\_Ripple}} = \frac{1}{\sqrt{V_{\text{C\_out\_Ripple}}^2 + V_{\text{C\_out\_Ripple\_ESR}}^2}}$$
(20)

The output ripple is made of two components. The first ripple component is because of the charge and discharge currents of the output capacitor. The second ripple component is because of the charge currents creating a voltage drop across the output capacitor's ESR.

The total output ripple voltage is calculated using the following equations:

$$V_{C_{out\_Ripple}} = \frac{\Delta I_{C_{out}} \times D}{F_{SW} \times C_{out}}$$
(21)

$$I_{\text{Cout}} \approx \frac{I_{\text{out}}}{n \times (1 - D)}$$
 (22)

n = Phases

$$V_{C_{out\_Ripple\_ESR}} = I_{C_{out}} \times C_{out\_ESR}$$
 (23)

$$V_{\text{out\_Ripple}} = \sqrt{V_{\text{(C\_out\_Ripple)}}^2 + V_{\text{(C\_out\_Ripple\_ESR)}}^2}$$
 (24)

For this paper's example, the total output ripple voltage is  $\approx$ 147 mV.

### E. Loop Stability Analyses

A simplified control to output transfer function for a current mode boost power and modulator stage is given below in Equation 25.

 $A_{VC}$  is the DC gain of the loop,  $\omega_R$  is the right half plane zero,  $\omega_Z$  is the load zero formed by  $C_{out}$  and its ESR,  $\omega_P$  is the load pole formed by  $C_{out}$  and  $R_{out}$  and  $\omega_L$  is the inductor pole:

$$\frac{\overline{V}_{\text{out}}}{\overline{V}_{\text{C}}} = A_{\text{VC}} \times \frac{1 - \frac{s}{\omega_{\text{R}}} \times 1 + \frac{s}{\omega_{\text{Z}}}}{1 + \frac{s}{\omega_{\text{R}}} \times 1 + \frac{s}{\omega_{\text{L}}}}$$
(25)

$$A_{VC} \approx R_{out} \times n \times \frac{(1-D)}{2 \times R_{L}}$$
 (26)

$$R_{i} = A_{CS} \times R_{S} \tag{27}$$

$$\omega_{R} = \frac{R_{\text{out}} \times n \times (1 - D)^{2}}{L}$$
 (28)

$$\omega_{Z} = \frac{1}{C_{\text{out}} \times R_{\text{FSR}}}$$
 (29)

$$\omega_{\rm p} \approx \frac{2}{\rm C_{\rm out} \times R_{\rm out}}$$
 (30)

$$\omega_{L} = \frac{K_{M} \times R_{i}}{L}$$
 (31)

$$K_{M} \approx \frac{V_{out}}{V_{SLOPE}}$$
 (32)

 $V_{SLOPE}$  is the amount of slope compensation required to avoid sub harmonic oscillation and is set to:

$$V_{\text{SLOPE}} = \frac{(V_{\text{out}} - V_{\text{in}}) \times R_{\text{i}}}{L \times F_{\text{SW}}}$$
(33)

### F. Error Amplifier Stage



Figure 14 – Type II error amplifier.

The LM5122 has a voltage error amplifier and is used as an example for type II compensation stability analysis as in Figure 14. The strategy presented here requires the top feedback resistor to be selected somewhere between 2 k $\Omega$  and 200 k $\Omega$ . 10 k $\Omega$  is used for this example.

Next, the modulator gain worst case needs to be found. This is at maximum D, which is at the minimum input voltage as well as max load. For the design example here, it is an automotive system so assume the  $V_{\rm in}$  minimum operation is 9 V.

$$D_{\text{max}} = \frac{V_{\text{out}} - V_{\text{in\_Min}}}{V_{\text{out}}}$$
 (34)

where  $D_{\text{max}}$  is 0.625. Now find the worst case modulator gain using Equation 35:

$$G_{M_{-}Mod} = \frac{1 - D_{max}}{R_{I}}$$
 (35)

The LM5122 has a current sense gain of 10 and, assuming a current sense resistor of 4 m $\Omega$ , applying Equation 27 yields  $R_i$ =40 m $\Omega$ . Next, to find the right half plane zero (RHPZ) frequency use Equation 36:

$$RHPZ = \frac{R_{out} \times (1-D)}{L \times 2\pi}$$
 (36)

This yields an RHPZ frequency of 52 kHz. The cross over frequency ( $F_C$ ) is set to RHPZ/4 or  $\sim$ 12.5 kHz for this example. This is the target FC and from this the mid band gain ( $A_{VM}$ ) is determined using the results from Equations 35 and 36 as shown below:

$$A_{VM} = \frac{\omega_{C} \times \frac{C_{out}}{n}}{G_{M \mod }}$$
(37)

This yields an  $A_{VM}$  of 4.4. Once the  $A_{VM}$  has been determined  $R_{COMP}$  is calculated using:

$$R_{COMP} = A_{VM} \times R_{FBT}$$
 (38)

This yields an  $R_{COMP}$  of 44 k $\Omega$ .

To calculate  $C_{COMP}$  use the following equation knowing that the zero should be placed at approximately  $\omega_{ZEA}$ :

$$C_{COMP} = \frac{1}{R_{COMP} \times \omega_{ZEA}}$$
 (39)

where:

$$\omega_{\text{ZEA}} = \frac{\omega_{\text{C}}}{10} \tag{40}$$

This yields a capacitance of  $\sim$ 2.8 nF. Given that the nearest available value is 2.7 nF, that is what is chosen for this example.

Finally, set the high frequency pole to the RHPZ frequency:

$$C_{HF} = \frac{1}{R_{COMP} \times \omega_{HF}}$$
 (41)

where:

$$\omega_{HF} = \omega_{R}$$

This yields a C<sub>HF</sub> of 68 pF.



Figure 15 – Simulation results.



Figure 16 – MathCAD results.

The above results are produced from the calculated values. Some good correlations from the approximations used can be seen. simulation shows a crossover frequency of ~13 kHz and a PM of ~50 degrees. MathCAD results in Figure 16 show an FC of ~13 kHz and a PM of 75 degrees. Both results, although approximations, show stable results. Gain bandwidth (GBW) of the error amplifier affects the results and needs bench verification. For simplicity this is not used in the MathCAD calculations, hence some discrepancies between the phases on the simulation versus the MathCAD result. This discrepancy is because the pole skews results from a phase perspective while the gain error due to the pole is insignificant, hence matching crossovers.

### VII. DESIGN EXAMPLES – TWO PHASE APPROACH

As mentioned earlier the switching frequency can be divided down by a factor of two to obtain the same effective switching frequency of the power supply. By implementing this approach the switching frequency of each phase is now set to 125 kHz. The simplest approach for the two phase calculations is to split the currents by the number of phases and then run through the calculations as before in the single phase approach. Care must be taken when calculating the input RMS ripple currents and output RMS ripple current ratings for the input and output capacitors. Different equations must be applied to correlate to the interval the boost is operating in, for example for the two phase approach, different equations must be applied when D < 0.5 and when D > 0.5 as will be detailed later. The duty cycle remains the same as the single phase but the Tperiod/2 staggers the timing of each duty between the phases. In the case of the 2 phase approach this means that the duty between the phases is staggered by 180 degrees.

The duty cycle in the two phase case is 0.42 as before. The power at the output is the same as before also. However the average input current of the phases is:

$$I_{\text{in}\_Avg} = \frac{P_{\text{in}}}{V_{\text{in}} \times n}$$
 (42)

This yields an average input current for each phase of 6.8 A. Setting the peak-to-peak ripple current in the inductor to  $\sim 3.5$  A and using Equation 5 yields an inductance of 15  $\mu$ H. In addition, Equation 6 yields a peak current of 8.4 A. The ISAT of the inductor must be greater than 8.4 A to avoid saturation of the inductor.

Recall that a 3  $\mu$ H inductor was selected for the single phase example with a saturation current rating requirement of about 18.5 A. Now for the two phase example a much higher inductance is required due to the lower effective input current and, more significantly, due to the drop in the switching frequency per phase. The size impact is not as bad as it appears at first because the ISAT is now significantly lower than the single phase

example. For this example a Coilcraft SER1390-153 is used with a size of 13.5 mm x 13.5 mm x 9 mm. This is a core volume of 2 x 1640 mm<sup>3</sup> vs. 1 x 1300 mm<sup>3</sup> for the single phase. If size is of more importance than efficiency, then keeping the switching frequency the same in the two phase approach yields much lower core volumes for the dual phase approach.

# A. DCR Losses in Inductor -- Two Phase Approach

To calculate the RMS current in the inductor use Equation 7. This yields  $\sim$ 7 A RMS current with  $\sim$ 14 m $\Omega$  DCR. Equation 8 yields 0.67 W of conduction loss, which for two phases totals  $\sim$ 1.4 W.

### B. Core Losses -- Two Phase Approach

Using the online calculator previously mentioned for 6.9 A of RMS current and a peakto-peak inductor ripple current of 3.0 A at a switching frequency of 125 kHz yields a core loss of 9 mW, 18 mW total for two inductors. This may appear to be out of place considering the high core losses in the single phase example. However, considering that a much larger inductor is used this significantly reduces the flux density in the core because the currents are now reduced as a result of interleaving. Another significant factor is the reduction in switching frequency, which provides an additional advantage over the single phase approach. The total losses for the inductor will be ~1.4 W total for two phases versus ~3.2 W for the single phase approach, a significant savings.

# C. Conduction Losses – Two Phase Approach

The average input current is divided by two because the currents are shared between two phases. The switch RMS current is approximated by Equation 10, yielding an RMS switch current of 4.4 A.

Again, for this example, the CSD18531 FET was selected. This has an RDSon of 3.5 m $\Omega$  for a 10 V gate drive. This example assumes a hot RDSon of 4 m $\Omega$ .

Using the estimated RDSon and applying Equation 11 (shown here again for convenience):

$$FET_{Cond} = I_{FET\_RMS}^{2} \times RDS_{on}$$
 (11)

yields approximate losses of 0.08 W, or for two phases 0.16 W.

# D. Transitional Losses – Two Phase Approach

Again, for estimating the worst case transitional losses Equation 12 is applied.

$$SW_{TRANS\_Loss} = V_{out} \times I_{in\_Avg} \times T_{SLEW} \times F_{SW}$$
 (12)

This yields transitional losses of 0.4 W or for two phases a total of 0.56 W.

# E. Sync FET Losses – Two Phase Approach

Approximation of the RMS current in the sync FET uses Equation 13:

$$I_{\text{FET\_RMS}} = \sqrt{1 - D} \times I_{\text{in\_Avg}}$$
 (13)

This yields an RMS current of  $\sim$ 5.3 A. Using this value, the conduction losses in the synchronous rectifier are calculated using Equation 14:

$$FETCond = I_{(FET RMS)}^{2} \times RDS_{on}$$
 (14)

This yields sync FET losses of 0.11 W or total losses for two phases of 0.22 W.

# F. Q<sub>OSS</sub> Losses Reflected in the Boost FET – Two Phase Approach

Q<sub>OSS</sub> for the FET is 32 nC and the switching loss reflected into the boost FET is again calculated by applying Equation 15:

$$Q_{OSSLoss} = \frac{Q_{OSS}}{2} \times V_{out} \times F_{SW} \times n$$
 (15)

This yields 0.096 W per phase or a total of 0.192 W and leads to total losses in the boost FET of 0.507 W (0.253W per phase).

# G. Q<sub>RR</sub> Losses Reflected in the Boost FET – Two Phase Approach

Two synchronous FETs are used in a dual phase boost, which result in two  $Q_{RR}$ 's so the total  $Q_{RR}$  is 200 nC – the switching frequency divided by two yields the same  $Q_{RR}$  losses. Using Equation 16 and applying 200 nC at 125 kHz yields  $Q_{RR}$  losses incurred in each boost FET to be 0.6 W.

$$Q_{RR\_Loss} = Q_{RR} \times V_{out} \times n \times F_{SW}$$
 (16)

### H. I<sub>C</sub> Losses – Two Phase Approach

The  $Q_G$  is double for dual phase, the switching frequency is divided by two, and the  $I_Q$  is double. Use these values and Equation 17 to calculate the total  $I_C$  losses:

$$I_{C\_Loss} = V_{in} \times n \times \{(Q_{Gtot} \times F_{SW}) + I_{Q}\}$$
(17)

This yields a total  $I_C$  loss for both controllers of 0.33 W.

# I. $C_{in}$ RMS Ripple Currents – Two Phase Approach

Ripple current cancelation because of the phase relationships between the two phases significantly reduces the RMS ripple current rating of the input capacitor. The recommended phase relationship for all multiphase designs for optimal current cancellation is 360 degrees/n phases. Figure 17 below shows a comparison of ripple current cancelation for a boost converter with a two phase, three phase and four phase approach using a  $\Delta I_L$  of 1 A peak-to-peak.



Figure 17 – RMS input ripple current cancellation comparison for 1 phase to 4 phases.

Figure 17 shows the RMS ripple current at the input of a multiphase boost. Comparing the currents between single and two phase, the ripple current at 40% duty cycle (on the x-axis) is around 40% of the ripple current reduction that is gained from using a two phase boost compared to a single phase boost.

As seen in the single phase example previously discussed, the ripple current in the input capacitor is 2.1 A. Using a two phase design for a D < 0.5, the ripple current is equated to:

$$I_{\text{Cin}\_\text{RMS}} = \frac{\Delta I_{\text{L}}}{\sqrt{12}} \times \frac{(1 - 2 \times D)}{(1 - D)}$$
 (43)

For a peak-to-peak inductor ripple current of 3 A, this yields a total RMS current of  $\sim 0.9$  A.

For a single phase approach, multiple capacitors are used in any given design to satisfy a given amount of RMS ripple current. For a two phase approach a clear advantage is realized in size and cost due to the significant reduction in the RMS ripple current. Designers must be cautious when sizing capacitors to satisfy RMS ripple currents – it is advised to allow some margin to allow for mismatch in current sharing that increases the RMS ripple current the capacitor is exposed to from the calculated value.

| Condition | Single Phase                   |
|-----------|--------------------------------|
| 0 < D < 1 | $\frac{\Delta I_L}{\sqrt{12}}$ |

| Condition   | Two Phase                                              |  |  |
|-------------|--------------------------------------------------------|--|--|
| 0 < D < 0.5 | $\frac{\Delta I_L}{\sqrt{12}} \times \frac{1-2D}{1-D}$ |  |  |
| 0.5 < D < 1 | $\frac{\Delta I_L}{\sqrt{12}} \times \frac{2D-1}{D}$   |  |  |

Table 1 - RMS input ripple current calculations for a single phase and two phase boost converter.

| Condition       | Three Phase                                                                        |  |  |
|-----------------|------------------------------------------------------------------------------------|--|--|
| 0 < D < 0.33    | $\frac{\Delta I_L}{\sqrt{12}} \times \frac{1-3D}{1-D}$                             |  |  |
| 0.33 < D < 0.66 | $\frac{\Delta I_L}{\sqrt{12}} \times \frac{(1-3D) \times (3D-2)}{3D \times (1-D)}$ |  |  |
| 0.66 < D < 1    | $\frac{\Delta I_L}{\sqrt{12}} \times \frac{3D-2}{D}$                               |  |  |

Table 2 – RMS input ripple current calculations for a three phase boost converter.

| Condition      | Four Phase                                                                         |  |  |
|----------------|------------------------------------------------------------------------------------|--|--|
| 0 < D < 0.25   | $\frac{\Delta I_L}{\sqrt{12}} \times \frac{1-4D}{1-D}$                             |  |  |
| 0.25 < D < 0.5 | $\frac{\Delta I_L}{\sqrt{12}} \times \frac{(1-4D) \times (4D-2)}{4D \times (1-D)}$ |  |  |
| 0.5 < D < 0.75 | $\frac{\Delta I_L}{\sqrt{12}} \times \frac{(3-4D) \times (4D-2)}{4D \times (1-D)}$ |  |  |
| 0.75 < D < 1   | $\frac{\Delta I_L}{\sqrt{12}} \times \frac{4D-3}{D}$                               |  |  |

Table 3 – RMS input ripple current calculations for a four phase boost converter.

# J. C<sub>OUT</sub> RMS Ripple Current Rating – Two Phase Approach

The cost and size savings from a reduction in the RMS ripple current rating for the output capacitor is significant due to the fact that RMS ripple current in a boost is greater for the output capacitors compared to the input capacitors. Using Equation 44 the RMS ripple current rating is calculated for a two phase boost for D < 0.5.

$$I_{\text{Cout\_RMS}} \approx \frac{I_{\text{out}}}{\sqrt{2}} \times \frac{\sqrt{D \times (1 - 2D)}}{(1 - D)}$$
 (44)

This equation results in 2.5 A of RMS ripple current, compared to 6.71 A in the single phase approach – a  $\sim$ 35% reduction in value!

Figure 18 below shows an approximation of output ripple current cancelation for a boost converter with an  $I_{out}$  of 1 A using a single phase, two phase, three phase and four phase approach.



Figure 18 – Approximation of RMS output ripple current cancellation comparison from 1 phase to 4 phases.

Single Phase

Condition

| 0 < D < 1   | $I_{OUT} \times \sqrt{\frac{D}{(1-D)}}$                                |  |
|-------------|------------------------------------------------------------------------|--|
| Condition   | Two Phase                                                              |  |
| 0 < D < 0.5 | $\frac{I_{OUT}}{\sqrt{2}} \times \frac{\sqrt{D \times (1-2D)}}{(1-D)}$ |  |
| 0.5 < D < 1 | $\frac{I_{OUT}}{2} \times \frac{\sqrt{2 \times (2D-1)}}{\sqrt{1-D}}$   |  |

Table 4 – RMS output ripple current calculations (approximations) for a single phase and two phase boost converter.

| Condition       | Three Phase                                                            |
|-----------------|------------------------------------------------------------------------|
| 0 < D < 0.33    | $\frac{I_{OUT}}{\sqrt{3}} \times \frac{\sqrt{D \times (1-3D)}}{(1-D)}$ |
| 0.33 < D < 0.66 | $\frac{I_{OUT}}{3} \times \frac{(3D-2) \times (1-3D)}{(1-D)}$          |
| 0.66 < D < 1    | $\frac{I_{OUT}}{3} \times \frac{\sqrt{3D-2}}{\sqrt{1-D}}$              |

Table 5 – RMS output ripple current calculations (approximations) for a three phase boost converter.

| Condition      | Four Phase                                                                    |
|----------------|-------------------------------------------------------------------------------|
| 0 < D < 0.25   | $\frac{I_{OUT}}{2} \times \frac{\sqrt{D \times (1-4D)}}{(1-D)}$               |
| 0.25 < D < 0.5 | $\frac{I_{OUT}}{2} \times \frac{\sqrt{(4D-2) \times (1-4D)}}{2 \times (1-D)}$ |
| 0.5 < D < 0.75 | $\frac{I_{OUT}}{2} \times \frac{\sqrt{(4D-2) \times (3-4D)}}{2 \times (1-D)}$ |
| 0.75 < D < 1   | $\frac{I_{OUT}}{2} \times \frac{\sqrt{4D-3}}{\sqrt{1-D}}$                     |

Table 6 – RMS output ripple current calculations (approximations) for a four phase boost converter.

1x PCV1E391MCL2GS was selected as the output capacitor for the two phase example. This is a 25 V rated 390  $\mu F$  capacitor with an RMS ripple current rating of 4.2 A and an ESR of 21 m $\Omega$ .

The given ripple voltage requirement is 1%, which is 240 mV. The output capacitance needed is calculated using Equations 20, 21, 22 and 23 and results in 147 mV total ripple voltage for half the capacitance.

# K. Stability Consideration for a Multiphase Boost

The simplified control to output transfer function for a current mode boost power and modulator remains the same as presented in Equation 25.

$$\frac{\overline{V}_{\text{out}}}{\overline{V}_{\text{C}}} = A_{\text{VC}} \times \frac{1 - \frac{s}{\omega_{\text{R}}} \times 1 + \frac{s}{\omega_{\text{Z}}}}{1 + \frac{s}{\omega_{\text{P}}} \times 1 + \frac{s}{\omega_{\text{L}}}}$$
(25)

However, there are some adjustments that must be made to accommodate the interleaved configuration. A simple method is simply to divide down the  $C_{out}$  by n phases, multiply the  $C_{out}$ 's ESR by n phases and multiply  $R_{out}$  by n phases.  $C_{out}$  becomes 195  $\mu F$  from 390  $\mu F$  and the ESR becomes 40 m $\Omega$  from 20 m $\Omega$ .  $R_{out}$  becomes 6  $\Omega$  from 3  $\Omega$ . All other elements are kept the same. With this stability approach the RHPZ is adjusted in Equation 25 using:

$$\omega_{R} = \frac{R_{\text{out}} \times n \times (1 - D)^{2}}{L}$$
(28)

where n is the number of phases.

The adjusted RHPZ affects the crossover frequency ( $F_C$ ). Also  $R_I$  changes due to the lower current flowing through each phase. The new RHPZ as dictated by the two phase approach is now  $\sim 21$  kHz which now forces a cross over frequency at  $\sim 5$  kHz.

### L. Error Amplifier Stage for Two Phase Boost

For stability analysis using type II compensation for a dual phase a resistor value between 2  $k\Omega$  and 200  $k\Omega$  must be chosen –  $10~k\Omega$  is selected for the top feedback resistor in this example. Next, find the modulator gain at the worst case – this is at maximum D, which is at minimum input voltage and also at maximum load. Also assume a  $V_{in}$  minimum operation of 9 V. Using

$$D_{\text{max}} = \frac{V_{\text{out}} - V_{\text{in\_Min}}}{V_{\text{out}}}$$
 (34)

yields  $D_{max}$  of 0.625. Now find worst case modulator gain using:

$$G_{M\_Mod} = \frac{1 - D_{max}}{R_{I}}$$
 (35)

The LM5122 has a current sense gain of 10 so applying Equation 20 yields  $R_i = 10 \text{ x}$  Rsense. Assuming a current sense resistor of 8 m $\Omega$ ,  $R_i$  now equals 80 m $\Omega$ .

As previously pointed out RHPZ is at  $\sim$ 21 kHz which forces  $F_C$  to be  $\sim$ 5 kHz. With this target  $F_C$ , the mid band gain (AVM) is calculated using results from Equations 35 and 36, as shown below:

$$A_{VM} = \frac{\omega_C \times \frac{C_{out}}{n}}{G_{M_Mod}}$$
 (37)

This yields an AVM of 1. Now calculate  $R_{COMP}$  using Equation 38:

$$R_{COMP} = A_{VM} \times R_{FBT}$$
 (38)

This yields an  $R_{COMP}$  of 10 k $\Omega$ . Now that  $R_{COMP}$  has been calculated, calculate  $C_{COMP}$  using the equation below knowing that the zero should be placed approximately at  $\omega_{ZEA}$ :

$$C_{COMP} = \frac{1}{R_{COMP} \times \omega_{ZEA}}$$
 (39)

where:

$$\omega_{\text{ZEA}} = \frac{\omega_{\text{C}}}{10} \tag{40}$$

This gives a capacitance of ~29 nF. Finally, set the high frequency pole to the RHPZ frequency:

$$C_{HF} = \frac{1}{R_{COMP} \times \omega_{HF}}$$
 (41)

where:

 $\omega_{HF} = \omega_R$ 

This leads to a CHF of 720 pF, meaning an 820 pF capacitor should be used.



Figure 19 – Two phase simulation results.

The simulation results show an  $F_C$  of  $\sim 5$  kHz and a PM of  $\sim 56$  degrees.



Figure 20 – Two phase MathCAD results.

MathCAD results correlate well to the simulation, showing an FC of ~5 kHz and a PM of ~60 degrees. Again because of approximations used the results do differ some.

#### VIII. SUMMARY OF RESULTS

Table 8 below shows a summary of the values comparing the single phase and two phase approach for the specification used as an example.

| Parameter                            | Single Phase         | Two Phase    |  |
|--------------------------------------|----------------------|--------------|--|
| Per Phase Switching                  | 250 kHz              | 125 kHz      |  |
| Frequency                            |                      |              |  |
| Inductance Value                     | 3 μΗ                 | 15 μΗ        |  |
| Isat                                 | 15A                  | 9 A          |  |
| Energy (1/2 L*I^2)                   | 337.5 µЈ             | 1.215 mJ     |  |
| Inductor DCR Losses                  | 0.6 W                | 1.4W Total   |  |
| Inductor Core Losses                 | 2.6 W                | 0.018W Total |  |
| Rsense                               | $4~\mathrm{m}\Omega$ | 8 mΩ         |  |
| Rsense Losses                        | 0.9 W                | 0.8W Total   |  |
| Boost FET<br>Conduction Losses       | 0.3 W                | 0.16W Total  |  |
| Boost FET<br>Transitional Losses     | 0.8W                 | 0.4W Total   |  |
| FET Qoss Losses                      | 0.2 W                | 0.2W Total   |  |
| QRR Losses                           | 0.6 W                | 0.6 W        |  |
| Synchronous FET<br>Conduction Losses | 0.44 W               | 0.22 W       |  |
| IC Losses                            | 0.182 W              | 0.336 W      |  |
| <b>Total Losses</b>                  | 6.097 W              | 3.734 W      |  |
| Calculated<br>Efficiency             | ~97%                 | ~98%         |  |
| Cin RMS Ripple Current Rating        | 2.1 A                | 0.9 A        |  |
| Cout RMS Ripple<br>Current Rating    | 6.7 A                | 2.5 A        |  |
| Cin                                  | 22 μF                | 22 μF        |  |
| Cout                                 | 780 μF               | 390 μF       |  |
| Fc                                   | 12.5 kHz             | 5 kHz        |  |

Table 7 – Single phase and two phase comparison of key parameters for a 14  $V_{in}$ , 24 $V_{out}$  @ 8 A requirement.

Table 8 below shows the component count comparison between the two boards that were built for this paper.

|                    | Part Number      | Single Phase | Part Number      | Two Phase |
|--------------------|------------------|--------------|------------------|-----------|
| MOSFETs            | CSD18531Q5A      | 2            | CSD18531Q5A      | 4         |
| C <sub>in</sub>    | 25V Ceramic      | 1            | 25V Ceramic      | 1         |
| C <sub>out</sub>   | PCV1E391MCL2GS   | 2            | PCV1E391MCL2GS   | 1         |
| Inductor           | XAL1580-302      | 1            | SER1390-153      | 2         |
| $I_{\mathbb{C}}$   | LM5122           | 1            | LM5122           | 2         |
| R <sub>sense</sub> | 2W Current Sense | 1            | 2W Current Sense | 2         |
| Total              |                  | 8            |                  | 12        |

Table 8. Single phase and two phase comparison: key component count.

As is seen in Table 8 the cost of a two phase design approach can potentially increase. However, this is not necessarily definite as it will depend on the design parameters of a given requirement. For example, a design may have many more input capacitors and output capacitors for a single phase than a two phase design, offsetting the component count increase for the IC and FETs needed in the two phase designs. There may also be a need for heat sinks on the single phase, which can be more costly.

#### A. Test Results

A single phase and a two phase board were built up according to the example specifications given in this paper. Results are compared in terms of cost, size and efficiency for each design.

### **B.** Efficiency and Thermals Comparison

### i. Single Phase Efficiency



Figure 21 – Single phase efficiency (actual results).

Referring to Table 7, in particular the total losses of ~6.097 W, from this the efficiency of the single phase is approximated to be ~97%. Looking at Figure 21, this correlates very well with actual results taken from a single phase LM5122 evaluation board.



Figure 22 – Single phase board photo: board size is 6.3"x 3.5" (PMP9385).



Figure 23 – Single phase board thermal photo.

Figure 23 shows the peak temperature on the board is ~70 °C at an ambient temperature of 20 °C, resulting in a ~40 °C temperature rise. The hottest components are the inductor, sync FET and sense resistor. Also note that due to the extensively large size board, the temperature rise in this particular case seems to be fairly manageable.



Figure 24 – Bode plot of single phase board at full load.

Figure 24 shows a Bode plot measured from the single phase board using a network analyzer. Cross over was measured to be  $\sim$ 13.5 kHz and the phase margin is  $\sim$ 60 degrees.

### ii. Two Phase Efficiency



*Figure 25 – Two phase efficiency (actual results).* 

Looking at table 7 again, the total losses for the two phase design are  $\sim$ 3.7 W and from this the efficiency of the two phase design is estimated to be  $\sim$  98%. Figure 25 shows that this correlates well with actual results taken from a single phase LM5122 evaluation board, obtaining an efficiency of  $\sim$ 98% which is a saving of  $\sim$ 2 W.



Figure 26 – Two phase board photo: board size is 7.5"x 3.5" (PMP9386).



*Figure 27 – Two phase board thermal photo.* 

Figure 27 shows the peak temperature on the board is  $\sim$ 70 °C at an ambient temperature of 20 °C, which results in a  $\sim$ 50 °C temperature rise. In this case, the hottest components are the inductors only. In comparison, the single phase board had heat generated from the FETs and Rsense as well. Also note in Figure 27 that the MOSFETs are very cool, with only  $\sim$ 10 °C temperature rise.



Figure 28 – Bode plot of two phase board at full load.

Figure 28 shows the Bode plot measured from the two phase board using a network analyzer. Cross over was measured to be  $\sim$ 3.5 kHz and the phase margin is  $\sim$ 130 degrees.

### IX. CONCLUSION

This paper has presented a step-by-step approach in order to optimize a single or two phase interleaved boost to meet size, cost and efficiency/thermal performance. Size and cost trade-offs are made when comparing the amount of FETs, capacitors and ICs needed for a given requirement as well as how these selections impact efficiency and thermal performance. A method for compensating a single phase boost and a multiphase boost has also been shown. The results show that significant reduction in heat dissipated in the MOSFETs is realized using a multiphase boost.

### X. REFERENCES

- 1. MIT Open Course DC to DC Converters.
- Alternative Approach to Higher Power Boost Converters – David Baba.
- 3. Design of a Multiphase Boost for Hybrid Fuel Cell/Battery Sources Dr Miroslav Lazic, Dr Milos Zivanov, Boris Sasic.
- 4. Understanding and Applying Current Mode Control Theory Robert Sheehan.

### TI Worldwide Technical Support

### Internet

### TI Semiconductor Product Information Center Home Page

support.ti.com

### TI E2E™ Community Home Page

e2e.ti.com

### **Product Information Centers**

**Americas** Phone +1(512) 434-1560

**Brazil** Phone 0800-891-2616

**Mexico** Phone 0800-670-7544

Fax +1(972) 927-6377

Internet/Email support.ti.com/sc/pic/americas.htm

### **Europe, Middle East, and Africa**

Phone

European Free Call 00800-ASK-TEXAS

(00800 275 83927)

International +49 (0) 8161 80 2121 Russian Support +7 (4) 95 98 10 701

**Note:** The European Free Call (Toll Free) number is not active in all countries. If you have technical difficulty calling the free call number, please use the international number above.

Fax +(49) (0) 8161 80 2045
Internet www.ti.com/asktexas
Direct Fmail asktexas@ti.com

Japan

 Phone
 Domestic
 0120-92-3326

 Fax
 International
 +81-3-3344-5317

Domestic 0120-81-0036

Internet/Email International support.ti.com/sc/pic/japan.htm

Domestic www.tij.co.jp/pic

#### Asia

Phone Toll-Free Number

Note: Toll-free numbers may not support mobile and IP phones.

Australia 1-800-999-084

China 800-820-8682

Hong Kong 800-96-5941 India 000-800-100-8888

Indonesia 001-803-8861-1006

Korea 080-551-2804

Malaysia 1-800-80-3973 New Zealand 0800-446-934 Philippines 1-800-765-7404 Singapore 800-886-1028

Taiwan 0800-006800

Thailand 001-800-886-0010

International +86-21-23073444 Fax +86-21-23073686

Email tiasia@ti.com or ti-china@ti.com Internet support.ti.com/sc/pic/asia.htm

Important Notice: The products and services of Texas Instruments Incorporated and its subsidiaries described herein are sold subject to TI's standard terms and conditions of sale. Customers are advised to obtain the most current and complete information about TI products and services before placing orders. TI assumes no liability for applications assistance, customer's applications or product designs, software performance, or infringement of patents. The publication of information regarding any other company's products or services does not constitute TI's approval, warranty or endorsement thereof.

A012014





#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity