選取版本

選取版本

找不到結果。請清除您的搜尋條件,然後再試一次。

ADS127L18-FPGA-EXAMPLE-CODE

ADS127L18 example FPGA code

選取版本
找不到結果。請清除您的搜尋條件,然後再試一次。
最新版本
版本: 1.0.0
發行日期: 2024/11/7
產品
精確 ADC
ADS127L14 四通道、同步取樣、512kSPS、寬頻 24 位 Δ-Σ ADC ADS127L18 八通道、同步取樣、512-kSPS、寬頻 24 位 Δ-Σ ADC

版本資訊

Example FPGA code for ADS127L18 data port

This is an example of how to latch data from the ADS127L18 frame-sync data port that outputs the channel conversion data. The data port is a synchronous, read-only interface with synchronized output clock signals (FSYNC and DCLK) and channel data (DOUTx). This Verilog module captures and splits the continuous 1/2/4/8 lane data (including STATUS and CRC bytes if enabled) into eight separate channels and latches the data between frames.