SNOSAR5C - FEBRUARY 2009 - REVISED APRIL 2013



# LM7171QML Very High Speed, High Output Current, Voltage Feedback Amplifier

Check for Samples: LM7171QML, LM7171QML-SP

#### **FEATURES**

- (Typical Unless Otherwise Noted)
- Easy-To-Use Voltage Feedback Topology
- Very High Slew Rate: 2400V/µs
- Wide Unity-Gain Bandwidth: 200 MHz
- -3 dB Frequency @ A<sub>V</sub> = +2: 220 MHz
- Low Supply Current: 6.5 mA
- High Open Loop Gain: 85 dB
- High Output Current: 100 mA
- Specified for ±15V and ±5V Operation
- Available with Radiation Guarantee
  - Total lonizing Dose 300 Krad(Si)
  - ELDRS Free 300 Krad(Si)

#### **APPLICATIONS**

- HDSL and ADSL Drivers
- Multimedia Broadcast Systems
- Professional Video Cameras
- Video Amplifiers
- Copiers/Scanners/Fax
- HDTV Amplifiers
- Pulse Amplifiers and Peak Detectors
- CATV/Fiber Optics Signal Processing

#### **Connection Diagram**



Figure 1. 8-Pin CDIP Top View

#### DESCRIPTION

The LM7171 is a high speed voltage feedback amplifier that has the slewing characteristic of a current feedback amplifier; yet it can be used in all traditional voltage feedback amplifier configurations. The LM7171 is stable for gains as low as +2 or −1. It provides a very high slew rate at 4100V/µs and a wide unity-gain bandwidth of 200 MHz while consuming only 6.5 mA of supply current. It is ideal for video and high speed signal processing applications such as HDSL and pulse amplifiers. With 100 mA output current, the LM7171 can be used for video distribution, as a transformer driver or as a laser diode driver.

Operation on ±15V power supplies allows for large signal swings and provides greater dynamic range and signal-to-noise ratio. The LM7171 offers low SFDR and THD, ideal for ADC/DAC systems. In addition, the LM7171 is specified for ±5V operation for portable applications.

The LM7171 is built on Texas Instruments's advanced VIP™ III (Vertically integrated PNP) complementary bipolar process.



Figure 2. 10-Pin CFP Top View

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

VIP is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



#### **Simplified Schematic Diagram**



Note: M1 and M2 are current mirrors.

# Typical Performance Large Signal Pulse Response A<sub>V</sub> = +2, V<sub>S</sub> = ±15V

TIME (20 ns/div)



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



#### Absolute Maximum Ratings(1)

| Supply Voltage (V <sup>+</sup> –V <sup>-</sup> ) |                                             |                                                    | 36V                             |  |  |  |
|--------------------------------------------------|---------------------------------------------|----------------------------------------------------|---------------------------------|--|--|--|
| Differential Input Voltage (2)                   |                                             |                                                    | ±10V                            |  |  |  |
| Maximum Power Dissipation (3)                    |                                             |                                                    | 730mW                           |  |  |  |
| Output Short Circuit to Ground                   | 4)                                          |                                                    | Continuous                      |  |  |  |
| Storage Temperature Range                        |                                             |                                                    | -65°C ≤ T <sub>A</sub> ≤ +150°C |  |  |  |
| Thermal Resistance (5)                           | $\theta_{JA}$                               | 8LD CDIP (Still Air)                               | 106°C/W                         |  |  |  |
|                                                  |                                             | 8LD CDIP (500LF/Min Air flow)                      | 53°C/W                          |  |  |  |
|                                                  |                                             | 10LD CFP (Still Air)                               | 182°C/W                         |  |  |  |
|                                                  |                                             | 10LD CFP (500LF/Min Air flow)                      | 105°C/W                         |  |  |  |
|                                                  |                                             | 10LD CFP "WG" (device 01, 02) (Still Air)          | 182°C/W                         |  |  |  |
|                                                  |                                             | 10LD CFP "WG" (device 01, 02) (500LF/Min Air flow) | 105°C/W                         |  |  |  |
|                                                  | $\theta_{JC}$                               | 8LD CDIP                                           | 3°C/W                           |  |  |  |
|                                                  |                                             | 10LD CFP                                           | 5°C/W                           |  |  |  |
|                                                  |                                             | 10LD CFP "WG" (device 01, 02) <sup>(6)</sup>       | 5°C/W                           |  |  |  |
| Package Weight (Typical)                         | 8LD CDIP                                    |                                                    | 965mg                           |  |  |  |
|                                                  | 10LD CFF                                    |                                                    | 235mg                           |  |  |  |
|                                                  | 10LD CFF                                    | P "WG" (device 01, 02)                             | 230mg                           |  |  |  |
| Maximum Junction Temperature                     | Maximum Junction Temperature <sup>(3)</sup> |                                                    |                                 |  |  |  |
| ESD Tolerance <sup>(7)</sup>                     |                                             |                                                    | 3000V                           |  |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For specified specifications and test conditions, see the Electrical Characteristics. The specified specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) Differential input voltage is applied at  $V_S = \pm 15V$ .
- (3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>Jmax</sub> (maximum junction temperature), θ<sub>JA</sub> (package junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is P<sub>Dmax</sub> = (T<sub>Jmax</sub> T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower.
- (4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.
- (5) All numbers apply for packages soldered directly into a PC board.
- (6) The package material for these devices allows much improved heat transfer over our standard ceramic packages. In order to take full advantage of this improved heat transfer, heat sinking must be provided between the package base (directly beneath the die), and either metal traces on, or thermal vias through, the printed circuit board. Without this additional heat sinking, device power dissipation must be calculated using θ<sub>JA</sub>, rather than θ<sub>JC</sub>, thermal resistance. It must not be assumed that the device leads will provide substantial heat transfer out the package, since the thermal resistance of the leadframe material is very poor, relative to the material of the package base. The stated θ<sub>JC</sub> thermal resistance is for the package material only, and does not account for the additional thermal resistance between the package base and the printed circuit board. The user must determine the value of the additional thermal resistance and must combine this with the stated value for the package, to calculate the total allowed power dissipation for the device.
- (7) Human body model, 1.5 k $\Omega$  in series with 100 pF.

# Recommended Operating Conditions<sup>(1)</sup>

| Supply Voltage              | 5.5V ≤ V <sub>S</sub> ≤ 36V     |
|-----------------------------|---------------------------------|
| Operating Temperature Range | -55°C ≤ T <sub>A</sub> ≤ +125°C |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For specified specifications and test conditions, see the Electrical Characteristics. The specified specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.





# Table 1. Quality Conformance Inspection Mil-Std-883, Method 5005 - Group A

| Subgroup | Description         | Temp °C |
|----------|---------------------|---------|
| 1        | Static tests at     | 25      |
| 2        | Static tests at     | 125     |
| 3        | Static tests at     | -55     |
| 4        | Dynamic tests at    | 25      |
| 5        | Dynamic tests at    | 125     |
| 6        | Dynamic tests at    | -55     |
| 7        | Functional tests at | 25      |
| 8A       | Functional tests at | 125     |
| 8B       | Functional tests at | -55     |
| 9        | Switching tests at  | 25      |
| 10       | Switching tests at  | 125     |
| 11       | Switching tests at  | -55     |
| 12       | Settling time at    | 25      |
| 13       | Settling time at    | 125     |
| 14       | Settling time at    | -55     |



# LM7171 (±15) Electrical Characteristics DC Parameters (1)(2)

The following conditions apply, unless otherwise specified.

DC:  $T_J = 25^{\circ}C$ ,  $V^+ = +15V$ ,  $V^- = -15V$ ,  $V_{CM} = 0V$ , and  $R_L > 1M\Omega$ 

| Symbol                               | Parameter                    | Conditions                      | Notes              | Min  | Max   | Units | Sub-<br>groups |
|--------------------------------------|------------------------------|---------------------------------|--------------------|------|-------|-------|----------------|
| V <sub>IO</sub>                      | Input Offset Voltage         |                                 |                    | -1.0 | 1.0   | mV    | 1              |
|                                      |                              |                                 |                    | -7.0 | 7.0   | mV    | 2, 3           |
| +l <sub>IB</sub>                     | Input Bias Current           |                                 |                    |      | 10    | μΑ    | 1              |
|                                      |                              |                                 |                    |      | 12    | μA    | 2, 3           |
| -I <sub>IB</sub>                     | Input Bias Current           |                                 |                    |      | 10    | μA    | 1              |
|                                      |                              |                                 |                    |      | 12    | μA    | 2, 3           |
| I <sub>IO</sub> Input Offset Current | Input Offset Current         |                                 |                    | -4.0 | 4.0   | μA    | 1              |
|                                      |                              |                                 |                    | -6.0 | 6.0   | μΑ    | 2, 3           |
| CMRR                                 | Common Mode Rejection Ratio  | V <sub>CM</sub> = ±10V          |                    | 85   |       | dB    | 1              |
|                                      |                              |                                 |                    | 70   |       | dB    | 2, 3           |
| PSRR                                 | Power Supply Rejection Ratio | $V_S = \pm 15V$ to $\pm 5V$     |                    | 85   |       | dB    | 1              |
|                                      |                              |                                 |                    | 80   |       | dB    | 2, 3           |
| A <sub>V</sub>                       | Large Signal Voltage Gain    | $R_L = 1K\Omega, V_O = \pm 5V$  | See <sup>(3)</sup> | 80   |       | dB    | 1              |
|                                      |                              |                                 | See <sup>(3)</sup> | 75   |       | dB    | 2, 3           |
|                                      |                              | $R_L = 100\Omega, V_O = \pm 5V$ | See <sup>(3)</sup> | 75   |       | dB    | 1              |
|                                      |                              |                                 | See <sup>(3)</sup> | 70   |       | dB    | 2, 3           |
| Vo                                   | Output Swing                 | $R_L = 1K\Omega$                |                    | 13   | -13   | V     | 1              |
|                                      |                              |                                 |                    | 12.7 | -12.7 | V     | 2, 3           |
|                                      |                              | $R_L = 100\Omega$               |                    | 10.5 | -9.5  | V     | 1              |
|                                      |                              |                                 |                    | 9.5  | -9.0  | V     | 2, 3           |
|                                      | Output Current (Open Loop)   | Sourcing                        | See <sup>(4)</sup> | 105  |       | mA    | 1              |
|                                      |                              | $R_L = 100\Omega$               | See <sup>(4)</sup> | 95   |       | mA    | 2, 3           |
|                                      |                              | Sinking                         | See <sup>(4)</sup> |      | -95   | mA    | 1              |
|                                      |                              | $R_L = 100\Omega$               | See <sup>(4)</sup> |      | -90   | mA    | 2, 3           |
| I <sub>S</sub>                       | Supply Current               |                                 |                    |      | 8.5   | mA    | 1              |
|                                      |                              |                                 |                    |      | 9.5   | mA    | 2, 3           |

<sup>(1)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are specified only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.

(4) The open loop output current is specified, by the measurement of the open loop output voltage swing, using  $100\Omega$  output load.

Copyright © 2009–2013, Texas Instruments Incorporated

<sup>(2)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been performed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).

<sup>(3)</sup> Large signal voltage gain is the total output swing divided by the input signal required to produce that swing. For V<sub>S</sub> = ±15V, V<sub>OUT</sub> = ±5V. For V<sub>S</sub> = ±5V, V<sub>OUT</sub> = ±1V.



# LM7171 (±15) Electrical Characteristics AC Parameters (1)(2)

The following conditions apply, unless otherwise specified

AC:  $T_J = 25^{\circ}C$ ,  $V^+ = +15V$ ,  $V^- = -15V$ ,  $V_{CM} = 0V$ , and  $R_L > 1M\Omega$ 

| Symbol | Parameter            | Conditions                                           | Notes                 | Min  | Max | Units | Sub-<br>groups |
|--------|----------------------|------------------------------------------------------|-----------------------|------|-----|-------|----------------|
| SR     | Slew Rate            | $A_V = 2$ , $V_I = \pm 2.5V$<br>3nS Rise & Fall time | See <sup>(3)(4)</sup> | 2000 |     | V/µS  | 4              |
| GBW    | Unity-Gain Bandwidth |                                                      | See <sup>(5)</sup>    | 170  |     | MHz   | 4              |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are specified only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.
- (2) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been peformed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).
- (3) See AN00001 for SR test circuit.
- (4) Slew Rate measured between ±4V.
- (5) See AN00002 for GBW test circuit.

# LM7171 (±15) Electrical Characteristics DC Drift Parameters (1)(2)

The following conditions apply, unless otherwise specified.

DC:  $T_J = 25$ °C,  $V^+ = +15V$ ,  $V^- = -15V$ ,  $V_{CM} = 0V$ , and  $R_L > 1MΩ$ 

Delta calculations performed on QMLV devices at group B, subgroup 5.

| Symbol             | Parameter            | Conditions | Notes | Min  | Max | Units | Sub-<br>groups |
|--------------------|----------------------|------------|-------|------|-----|-------|----------------|
| $V_{IO}$           | Input Offset Voltage |            |       | -250 | 250 | μV    | 1              |
| +I <sub>Bias</sub> | Input Bias Current   |            |       | -500 | 500 | nA    | 1              |
| -I <sub>Bias</sub> | Input Bias Current   |            |       | -500 | 500 | nA    | 1              |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are specified only for the conditions as specified in MIL-STD-883, per Test Method 1019. Condition A.
- (2) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been peformed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).



# LM7171 (±5) Electrical Characteristics DC Parameters (1)(2)

The following conditions apply, unless otherwise specified.

DC:  $T_J = 25$ °C,  $V^+ = +5V$ ,  $V^- = -5V$ ,  $V_{CM} = 0V$ , and  $R_L > 1M\Omega$ 

| Symbol           | Parameter                   | Conditions                         | Notes              | Min  | Max   | Units | Sub-<br>groups |
|------------------|-----------------------------|------------------------------------|--------------------|------|-------|-------|----------------|
| V <sub>IO</sub>  | Input Offset Voltage        |                                    |                    | -1.5 | 1.5   | mV    | 1              |
|                  |                             |                                    |                    | -7.0 | 7.0   | mV    | 2, 3           |
| +I <sub>IB</sub> | Input Bias Current          |                                    |                    |      | 10    | μΑ    | 1              |
|                  |                             |                                    |                    |      | 12    | μΑ    | 2, 3           |
| -I <sub>IB</sub> | Input Bias Current          |                                    |                    |      | 10    | μΑ    | 1              |
|                  |                             |                                    |                    |      | 12    | μΑ    | 2, 3           |
| I <sub>IO</sub>  | Input Offset Current        |                                    |                    | -4.0 | 4.0   | μΑ    | 1              |
|                  |                             |                                    |                    | -6.0 | 6.0   | μΑ    | 2, 3           |
| CMRR             | Common Mode Rejection Ratio | $V_{CM} = \pm 2.5V$                |                    | 80   |       | dB    | 1              |
|                  |                             |                                    |                    | 70   |       | dB    | 2, 3           |
| A <sub>V</sub>   | Large Signal Voltage Gain   | $R_L = 1K\Omega, V_O = \pm 1V$     | See (3)            | 75   |       | dB    | 1              |
|                  |                             |                                    | See <sup>(3)</sup> | 70   |       | dB    | 2, 3           |
|                  |                             | $R_L = 100\Omega$ , $V_O = \pm 1V$ | See <sup>(3)</sup> | 72   |       | dB    | 1              |
|                  |                             |                                    | See <sup>(3)</sup> | 67   |       | dB    | 2, 3           |
| Vo               | Output Swing                | $R_L = 1K\Omega$                   |                    | 3.2  | -3.2  | V     | 1              |
|                  |                             |                                    |                    | 3.0  | -3.0  | V     | 2, 3           |
|                  |                             | $R_L = 100\Omega$                  |                    | 2.9  | -2.9  | V     | 1              |
|                  |                             |                                    |                    | 2.8  | -2.75 | V     | 2, 3           |
|                  | Output Current (Open Loop)  | Sourcing                           | See <sup>(4)</sup> | 29   |       | mA    | 1              |
|                  |                             | $R_L = 100\Omega$                  | See <sup>(4)</sup> | 28   |       | mA    | 2, 3           |
|                  |                             | Sinking                            | See <sup>(4)</sup> |      | -29   | mA    | 1              |
|                  |                             | $R_L = 100\Omega$                  | See <sup>(4)</sup> |      | -27.5 | mA    | 2, 3           |
| I <sub>S</sub>   | Supply Current              |                                    |                    |      | 8.0   | mA    | 1              |
|                  |                             |                                    |                    |      | 9.0   | mA    | 2, 3           |

<sup>(1)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are specified only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.

(4) The open loop output current is specified, by the measurement of the open loop output voltage swing, using  $100\Omega$  output load.

<sup>(2)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been performed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).

<sup>(3)</sup> Large signal voltage gain is the total output swing divided by the input signal required to produce that swing. For V<sub>S</sub> = ±15V, V<sub>OUT</sub> = ±5V. For V<sub>S</sub> = ±5V, V<sub>OUT</sub> = ±1V.





# LM7171 (±5) Electrical Characteristics DC Drift Parameters (1)(2)

The following conditions apply, unless otherwise specified.

DC:  $T_J = 25^{\circ}C$ ,  $V^+ = +5V$ ,  $V^- = -5V$ ,  $V_{CM} = 0V$ , and  $R_L > 1M\Omega$ 

Delta calculations performed on QMLV devices at group B, subgroup 5.

| Symbol             | Parameter            | Conditions | Notes | Min  | Max | Units | Sub-<br>groups |
|--------------------|----------------------|------------|-------|------|-----|-------|----------------|
| $V_{IO}$           | Input Offset Voltage |            |       | -250 | 250 | μV    | 1              |
| +I <sub>Bias</sub> | Input Bias Current   |            |       | -500 | 500 | nA    | 1              |
| -I <sub>Bias</sub> | Input Bias Current   |            |       | -500 | 500 | nA    | 1              |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are specified only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.
- (2) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been performed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).



#### **Typical Performance Characteristics**

unless otherwise noted,  $T_A = 25$ °C















unless otherwise noted, T<sub>A</sub>= 25°C















unless otherwise noted, T<sub>A</sub>= 25°C















unless otherwise noted, T<sub>A</sub>= 25°C











Slew Rate vs Supply Voltage

4500

4000

3500

2500

2500

1500

1500 1000 500

0



10

15





unless otherwise noted,  $T_A = 25$ °C



FREQUENCY (MHZ



TIME (20 ns/div) Figure 29.



Figure 31.



FREQUENCY (MHz) Figure 28.



TIME (20 ns/div) Figure 30.



Figure 32.



unless otherwise noted, TA= 25°C



TIME (20 ns/div)

Figure 33.



TIME (20 ns/div) Figure 35.





TIME (20 ns/div) Figure 34.



TIME (20 ns/div) Figure 36.



FREQUENCY (Hz) Figure 38.



unless otherwise noted,  $T_A$ = 25°C



Figure 39.



FREQUENCY (Hz) Figure 41.





Figure 40.



Closed Loop Frequency Response Input Signal Level  $(A_V = +4)$ 12  $= \pm 15 V$  $= 1 k\Omega$ 10 8 300 mV 6 30 mV and 100 mV 2 1 M 100M FREQUENCY (Hz)

GAIN (dB)

Figure 44.



unless otherwise noted,  $T_A$ = 25°C















unless otherwise noted, TA= 25°C



Figure 51.





Harmonic Distortion vs Frequency ٧s  $= \pm 5V$ -50 2 HARMONIC DISTORTION (dBc) = 100Ω -60  $= 1 V_{PP}$ -70 -80 -90 -100 10k 100k 1 M 10M FREQUENCY (Hz) Figure 54.

Maximum Power Dissipation vs Ambient Temperature 2 16 Pin SO 1.8 Wide Body 1.6 1.4 POWER (W) 1.2 8 Pin 0.8 0.6 8 Pin SO 0.4 0.2 -40 -20 0 20 40 60 80 100 TEMPERATURE (°C)

The THD measurement at low frequency is limited by the test instrument. Figure 55.



#### **APPLICATION NOTES**

#### **LM7171 Performance Discussion**

The LM7171 is a very high speed, voltage feedback amplifier. It consumes only 6.5 mA supply current while providing a unity-gain bandwidth of 200 MHz and a slew rate of 4100V/µs. It also has other great features such as low differential gain and phase and high output current.

The LM7171 is a true voltage feedback amplifier. Unlike current feedback amplifiers (CFAs) with a low inverting input impedance and a high non-inverting input impedance, both inputs of voltage feedback amplifiers (VFAs) have high impedance nodes. The low impedance inverting input in CFAs and a feedback capacitor create an additional pole that will lead to instability. As a result, CFAs cannot be used in traditional op amp circuits such as photodiode amplifiers, I-to-V converters and integrators where a feedback capacitor is required.

#### **LM7171 Circuit Operation**

The class AB input stage in the LM7171 is fully symmetrical and has a similar slewing characteristic to the current feedback amplifiers. In the LM7171 Simplified Schematic, Q1 through Q4 form the equivalent of the current feedback input buffer, R<sub>E</sub> the equivalent of the feedback resistor, and stage A buffers the inverting input. The triple-buffered output stage isolates the gain stage from the load to provide low output impedance.

#### LM7171 Slew Rate Characteristic

The slew rate of the LM7171 is determined by the current available to charge and discharge an internal high impedance node capacitor. This current is the differential input voltage divided by the total degeneration resistor  $R_E$ . Therefore, the slew rate is proportional to the input voltage level, and the higher slew rates are achievable in the lower gain configurations. A curve of slew rate versus input voltage level is provided in the "Typical Performance Characteristics".

When a very fast large signal pulse is applied to the input of an amplifier, some overshoot or undershoot occurs. By placing an external resistor such as 1 k $\Omega$  in series with the input of the LM7171, the bandwidth is reduced to help lower the overshoot.

#### **Slew Rate Limitation**

If the amplifier's input signal has too large of an amplitude at too high of a frequency, the amplifier is said to be slew rate limited; this can cause ringing in time domain and peaking in frequency domain at the output of the amplifier.

In the Typical Performance Characteristics section, there are several curves of  $A_V = +2$  and  $A_V = +4$  versus input signal levels. For the  $A_V = +4$  curves, no peaking is present and the LM7171 responds identically to the different input signal levels of 30 mV, 100 mV and 300 mV.

For the  $A_V = +2$  curves, slight peaking occurs. This peaking at high frequency (>100 MHz) is caused by a large input signal at high enough frequency that exceeds the amplifier's slew rate. The peaking in frequency response does not limit the pulse response in time domain, and the LM7171 is stable with noise gain of  $\geq +2$ .

#### **Layout Consideration**

#### PRINTED CIRCUIT BOARDS AND HIGH SPEED OP AMPS

There are many things to consider when designing PC boards for high speed op amps. Without proper caution, it is very easy to have excessive ringing, oscillation and other degraded AC performance in high speed circuits. As a rule, the signal traces should be short and wide to provide low inductance and low impedance paths. Any unused board space needs to be grounded to reduce stray signal pickup. Critical components should also be grounded at a common point to eliminate voltage drop. Sockets add capacitance to the board and can affect high frequency performance. It is better to solder the amplifier directly into the PC board without using any socket.

#### **USING PROBES**

Active (FET) probes are ideal for taking high frequency measurements because they have wide bandwidth, high input impedance and low input capacitance. However, the probe ground leads provide a long ground loop that will produce errors in measurement. Instead, the probes can be grounded directly by removing the ground leads and probe jackets and using scope probe jacks.



#### COMPONENT SELECTION AND FEEDBACK RESISTOR

It is important in high speed applications to keep all component leads short. For discrete components, choose carbon composition-type resistors and mica-type capacitors. Surface mount components are preferred over discrete components for minimum inductive effect.

Large values of feedback resistors can couple with parasitic capacitance and cause undesirable effects such as ringing or oscillation in high speed amplifiers. For the LM7171, a feedback resistor of  $510\Omega$  gives optimal performance.

# Compensation for Input Capacitance

The combination of an amplifier's input capacitance with the gain setting resistors, adds a pole that can cause peaking or oscillation. To solve this problem, a feedback capacitor with a value

$$C_F > (R_G \times C_{IN})/R_F \tag{1}$$

can be used to cancel that pole. For the LM7171, a feedback capacitor of 2 pF is recommended. Figure 56 illustrates the compensation circuit.



Figure 56. Compensating for Input Capacitance

#### **Power Supply Bypassing**

Bypassing the power supply is necessary to maintain low power supply impedance across frequency. Both positive and negative power supplies should be bypassed individually by placing 0.01  $\mu$ F ceramic capacitors directly to power supply pins and 2.2  $\mu$ F tantalum capacitors close to the power supply pins.



Figure 57. Power Supply Bypassing

#### **Termination**

In high frequency applications, reflections occur if signals are not properly terminated. Figure 58 shows a properly terminated signal while Figure 59 shows an improperly terminated signal.

prated Submit Documentation Feedback





Figure 58. Properly Terminated Signal



Figure 59. Improperly Terminated Signal

To minimize reflection, coaxial cable with matching characteristic impedance to the signal source should be used. The other end of the cable should be terminated with the same value terminator or resistor. For the commonly used cables, RG59 has  $75\Omega$  characteristic impedance, and RG58 has  $50\Omega$  characteristic impedance.

#### **Driving Capacitive Loads**

Amplifiers driving capacitive loads can oscillate or have ringing at the output. To eliminate oscillation or reduce ringing, an isolation resistor can be placed as shown below in Figure 60. The combination of the isolation resistor and the load capacitor forms a pole to increase stability by adding more phase margin to the overall system. The desired performance depends on the value of the isolation resistor; the bigger the isolation resistor, the more damped the pulse response becomes. For LM7171, a  $50\Omega$  isolation resistor is recommended for initial evaluation. Figure 61 shows the LM7171 driving a 150 pF load with the  $50\Omega$  isolation resistor.



Figure 60. Isolation Resistor Used to Drive Capacitive Load





Figure 61. The LM7171 Driving a 150 pF Load with a 50Ω Isolation Resistor

#### **Power Dissipation**

The maximum power allowed to dissipate in a device is defined as:

$$P_{D} = (T_{J(max)} - T_{A})/\theta_{JA}$$
 (2)

#### Where

PD is the power dissipation in a device

 $T_{J(max)}$  is the maximum junction temperature

T<sub>A</sub> is the ambient temperature

 $\theta_{JA}$  is the thermal resistance of a particular package

For example, for the LM7171 in a CFP package, the maximum power dissipation at 25°C ambient temperature is 680 mW.

Thermal resistance,  $\theta_{JA}$ , depends on parameters such as die size, package size and package material. The smaller the die size and package, the higher  $\theta_{JA}$  becomes. The 8-pin CDIP package has a lower thermal resistance (106°C/W) than that of the CFP (182°C/W). Therefore, for higher dissipation capability, use an 8-pin CDIP package.

The total power dissipated in a device can be calculated as:

$$P_{D} = P_{O} + P_{I} \tag{3}$$

 $P_Q$  is the quiescent power dissipated in a device with no load connected at the output.  $P_L$  is the power dissipated in the device with a load connected at the output; it is not the power dissipated by the load.

Furthermore,

**P**<sub>Q</sub>: = supply current × total supply voltage with no load

**P**<sub>L</sub>: = output current × (voltage difference between supply voltage and output voltage of the same side of supply voltage)

For example, the total power dissipated by the LM7171 with  $V_S = \pm 15V$  and output voltage of 10V into 1 k $\Omega$  is

$$P_D = P_O + P_L$$

$$= (6.5 \text{ mA}) \times (30 \text{V}) + (10 \text{ mA}) \times (15 \text{V} - 10 \text{V})$$

= 195 mW + 50 mW

= 245 mW



#### **Application Circuit**

#### Figure 62. Fast Instrumentation Amplifier



$$\begin{aligned} &V_{IN} = V_2 - V_1 \\ \text{if R6} &= R2, \, R7 = R5, \, \text{and R1} = R4 \\ &\frac{V_{OUT}}{V_{IN}} = \frac{R6}{R2} \left(1 + 2 \, \frac{R1}{R3} \right) = 3 \end{aligned}$$

Figure 63. Multivibrator



Figure 64. Pulse Width Modulator





Figure 65. Video Line Driver



# SNOSAR5C - FEBRUARY 2009 - REVISED APRIL 2013



# **REVISION HISTORY**

| Released | Revision | Section                       | Changes                                                                                                                                                  |
|----------|----------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02/04/09 | A        | New Release, Corporate format | 1 MDS data sheet converted into one Corp. data sheet format. Added ELDRS NSID's to Ordering Information Table. MNLM7171AM-X-RH Rev 0C0 will be archived. |

| Cł | Changes from Revision B (April 2013) to Revision C |          |  |  |  |  |  |
|----|----------------------------------------------------|----------|--|--|--|--|--|
| •  | Changed layout of National Data Sheet to TI format | <u>2</u> |  |  |  |  |  |



www.ti.com 26-Sep-2024

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp    | Op Temp (°C) | Device Marking<br>(4/5)                                      | Samples |
|------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|------------------|--------------|--------------------------------------------------------------|---------|
| 5962-9553601QPA  | ACTIVE | CDIP         | NAB                | 8    | 40             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171AMJQML<br>5962-95536<br>01QPA Q ACO<br>01QPA Q >T      | Samples |
| 5962-9553601QXA  | ACTIVE | CFP          | NAC                | 10   | 54             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171AM<br>WG Q<br>5962-95536<br>01QXA ACO<br>01QXA >T      | Samples |
| 5962F9553601VHA  | ACTIVE | CFP          | NAD                | 10   | 19             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171AM<br>WFQMLV Q<br>5962F95536<br>01VHA ACO<br>01VHA >T  | Samples |
| 5962F9553601VPA  | ACTIVE | CDIP         | NAB                | 8    | 40             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171AMJFQV<br>5962F95536<br>01VPA Q ACO<br>01VPA Q >T      | Samples |
| 5962F9553601VXA  | ACTIVE | CFP          | NAC                | 10   | 54             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171AM<br>WGFQMLV Q<br>5962F95536<br>01VXA ACO<br>01VXA >T | Samples |
| 5962F9553602VHA  | ACTIVE | CFP          | NAD                | 10   | 19             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171AM<br>WFLQMLV Q<br>5962F95536<br>02VHA ACO<br>02VHA >T | Samples |
| LM7171AMJ-QML    | ACTIVE | CDIP         | NAB                | 8    | 40             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171AMJQML<br>5962-95536<br>01QPA Q ACO<br>01QPA Q >T      | Samples |
| LM7171AMJFQMLV   | ACTIVE | CDIP         | NAB                | 8    | 40             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171AMJFQV<br>5962F95536<br>01VPA Q ACO<br>01VPA Q >T      | Samples |

# **PACKAGE OPTION ADDENDUM**

www.ti.com 26-Sep-2024

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp    | Op Temp (°C) | <b>Device Marking</b> (4/5)                                  | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|------------------|--------------|--------------------------------------------------------------|---------|
| LM7171AMWFLQMLV  | ACTIVE     | CFP          | NAD                | 10   | 19             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171AM<br>WFLQMLV Q<br>5962F95536<br>02VHA ACO<br>02VHA >T | Samples |
| LM7171AMWFQMLV   | ACTIVE     | CFP          | NAD                | 10   | 19             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171AM<br>WFQMLV Q<br>5962F95536<br>01VHA ACO<br>01VHA >T  | Samples |
| LM7171AMWG-QML   | ACTIVE     | CFP          | NAC                | 10   | 54             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171AM<br>WG Q<br>5962-95536<br>01QXA ACO<br>01QXA >T      | Samples |
| LM7171AMWGFQMLV  | ACTIVE     | CFP          | NAC                | 10   | 54             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171AM<br>WGFQMLV Q<br>5962F95536<br>01VXA ACO<br>01VXA >T | Samples |
| LM7171NAB/EM     | ACTIVE     | CDIP         | NAB                | 8    | 40             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | LM7171NABEM                                                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

# PACKAGE OPTION ADDENDUM

www.ti.com 26-Sep-2024

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM7171QML, LM7171QML-SP:

Military: LM7171QML

Space: LM7171QML-SP

#### NOTE: Qualified Version Definitions:

- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jun-2023

#### **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-9553601QPA | NAB          | CDIP         | 8    | 40  | 506.98 | 15.24  | 13440  | NA     |
| 5962F9553601VHA | NAD          | CFP          | 10   | 19  | 502    | 23     | 9398   | 9.78   |
| 5962F9553601VPA | NAB          | CDIP         | 8    | 40  | 506.98 | 15.24  | 13440  | NA     |
| LM7171AMJ-QML   | NAB          | CDIP         | 8    | 40  | 506.98 | 15.24  | 13440  | NA     |
| LM7171AMJFQMLV  | NAB          | CDIP         | 8    | 40  | 506.98 | 15.24  | 13440  | NA     |
| LM7171AMWFQMLV  | NAD          | CFP          | 10   | 19  | 502    | 23     | 9398   | 9.78   |
| LM7171NAB/EM    | NAB          | CDIP         | 8    | 40  | 506.98 | 15.24  | 13440  | NA     |



www.ti.com 23-Jun-2023

#### **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| Device          | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|-----------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| 5962-9553601QXA | NAC             | CFP             | 10   | 54  | 6 X 9                | 100                        | 101.6  | 101.6     | 8001       | 2.78       | 16.08      | 16.08      |
| 5962F9553601VXA | NAC             | CFP             | 10   | 54  | 6 X 9                | 100                        | 101.6  | 101.6     | 8001       | 2.78       | 16.08      | 16.08      |
| LM7171AMWG-QML  | NAC             | CFP             | 10   | 54  | 6 X 9                | 100                        | 101.6  | 101.6     | 8001       | 2.78       | 16.08      | 16.08      |
| LM7171AMWGFQMLV | NAC             | CFP             | 10   | 54  | 6 X 9                | 100                        | 101.6  | 101.6     | 8001       | 2.78       | 16.08      | 16.08      |





CERAMIC FLATPACK



#### NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. For solder thickness and composition, see the "Lead Finish Composition/Thickness" link in the packaging section of the Texas Instruments website
- 3. Lead 1 identification shall be:
  - a) A notch or other mark within this area
  - b) A tab on lead 1, either side
- 4. No JEDEC registration as of December 2021



CERAMIC FLATPACK



| REVISIONS |                                                  |         |            |                         |  |  |  |
|-----------|--------------------------------------------------|---------|------------|-------------------------|--|--|--|
| REV       | DESCRIPTION                                      | E.C.N.  | DATE       | BY/APP'D                |  |  |  |
| A         | RELEASE TO DOCUMENT CONTROL                      | 2197877 | 12/30/2021 | DAVID CHIN / ANIS FAUZI |  |  |  |
|           |                                                  |         |            |                         |  |  |  |
| В         | NO CHANGE TO DRAWING; REVISION FOR YODA RELEASE; | 2198820 | 02/14/2022 | K. SINCERBOX            |  |  |  |
| С         | CHANGE PIN 1 ID LOCATION ON PIN                  | 2198845 | 02/18/2022 | D. CHIN / K. SINCERBOX  |  |  |  |
| D         | .2410± .0030 WAS .2700 +.0012/0002;              | 2200915 | 08/08/2022 | D. CHIN / K. SINCERBOX  |  |  |  |
|           |                                                  |         |            |                         |  |  |  |
|           |                                                  |         |            |                         |  |  |  |
|           | SCALE                                            | SIZE    | 4215196    | REV PAGE 4 of 4         |  |  |  |



CERAMIC FLATPACK



#### NOTES:

- 1. All linear dimensions are in inches. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated