**SN54ACT10, SN74ACT10** #### SCAS526D - AUGUST 1995 - REVISED JULY 2024 ## **SNx4ACT10 Triple 3-Input Positive-nand Gates** #### 1 Features - 4.5V to 5.5V $V_{CC}$ operation - Inputs accept voltages to 5.5V - Max t<sub>pd</sub> of 9.5ns at 5V - Inputs are TTL-voltage compatible ### 2 Description The 'ACT10 devices contain three independent 3input NAND gates. The devices perform the Boolean functions $Y = \overline{A \cdot B \cdot C}$ or $Y = \overline{A} + \overline{B} + \overline{C}$ in positive logic. #### **Device Information** | | = = = = = = = = = = = = = = = = = = = = | | | | | | | | | | | |-------------|-----------------------------------------|-----------------|-----------------|--|--|--|--|--|--|--|--| | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | BODY SIZE(3) | | | | | | | | | | | D (SOIC, 14) | 8.65mm × 6mm | 8.65mm × 3.9mm | | | | | | | | | | SNx4ACT10 | N (PDIP, 14) | 19.3mm × 9.4mm | 19.3mm × 6.35mm | | | | | | | | | | SINX4ACTIO | DB (SSOP, 14) | 6.2mm x 7.8mm | 6.2mm x 5.3mm | | | | | | | | | | | PW (TSSOP, 14) | 5mm × 6.4mm | 5mm × 4.4mm | | | | | | | | | - For more information, see Mechanical, Packaging, and Orderable Information. - The package size (length × width) is a nominal value and includes pins, where applicable. - The body size (length × width) is a nominal value and does not include pins. Logic Diagram, Each Gate (Positive Logic) ## **Table of Contents** | 1 Features1 | 7 Application and Implementation8 | |---------------------------------------|------------------------------------------------------| | 2 Description1 | 7.1 Power Supply Recommendations8 | | 3 Pin Configuration and Functions3 | 7.2 Layout8 | | 4 Specifications4 | 8 Device and Documentation Support9 | | 4.1 Absolute Maximum Ratings4 | 8.1 Documentation Support (Analog)9 | | 4.2 Recommended Operating Conditions4 | 8.2 Receiving Notification of Documentation Updates9 | | 4.3 Thermal Information4 | 8.3 Support Resources9 | | 4.4 Electrical Characteristics5 | 8.4 Trademarks9 | | 4.5 Switching Characteristics5 | 8.5 Electrostatic Discharge Caution9 | | 4.6 Operating Characteristics5 | 8.6 Glossary9 | | 5 Parameter Measurement Information6 | 9 Revision History9 | | 6 Detailed Description7 | 10 Mechanical, Packaging, and Orderable | | 6.1 Functional Block Diagram7 | Information10 | | 6.2 Device Functional Modes7 | | ## 3 Pin Configuration and Functions Figure 3-1. SN54ACT10 J or W Package; SN74ACT10 D, DB, N, NS, or PW Package (Top View) NC - No internal connection Figure 3-2. SN54ACT10 FK Package (Top View) **Table 3-1. Pin Function** | PIN | | I/O | DESCRIPTION | | | | | |-----------------|-----|--------|---------------------|--|--|--|--| | NAME | NO. | | DESCRIPTION | | | | | | 1A | 1 | Input | Channel 1, Input A | | | | | | 1B | 2 | Input | Channel 1, Input B | | | | | | 2A | 3 | Input | Channel 2, Input A | | | | | | 2B | 4 | Input | Channel 2, Input B | | | | | | 2C | 5 | Input | Channel 2, Input C | | | | | | 2Y | 6 | Output | Channel 2, Output Y | | | | | | GND | 7 | _ | Ground | | | | | | 3Y | 8 | Output | Channel 3, Output Y | | | | | | 3C | 9 | Input | Channel 3, Input A | | | | | | 3B | 10 | Input | Channel 3, Input B | | | | | | 3A | 11 | Input | Channel 3, Input C | | | | | | 1Y | 12 | Output | Channel 1, Output Y | | | | | | 1C | 13 | Input | Channel 1, Input C | | | | | | V <sub>CC</sub> | 14 | _ | Positive Supply | | | | | ### 4 Specifications ### 4.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | · | MIN | MAX | UNIT | |-------------------------------|---------------------------------------------------|-----------------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 7 | V | | V <sub>I</sub> <sup>(2)</sup> | Input voltage range | | -0.5 | V <sub>CC</sub> + 0.5 | V | | V <sub>O</sub> (2) | Output voltage range | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> ) | | ±20 | mA | | I <sub>OK</sub> | Output clamp current | (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | | ±20 | mA | | Io | Continuous output current | (V <sub>O</sub> = 0 to V <sub>CC</sub> ) | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±200 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### **4.2 Recommended Operating Conditions** (over recommended operating free-air temperature range (unless otherwise noted)(1) | | | SN54AC1 | Γ10 | SN74ACT | SN74ACT10<br>MIN MAX | | |-----------------|------------------------------------|---------|-----------------|---------|----------------------|------| | | | MIN | MAX | MIN | | | | V <sub>CC</sub> | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | 2 | | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | | 0.8 | V | | V <sub>I</sub> | Input voltage | 0 | $V_{CC}$ | 0 | V <sub>CC</sub> | V | | Vo | Output voltage | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current | | -24 | | -24 | mA | | I <sub>OL</sub> | Low-level output current | | 24 | | 24 | mA | | Δt/Δν | Input transition rise or fall rate | | 8 | | 8 | ns/V | | TA | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### 4.3 Thermal Information | THERMAL METRIC <sup>1</sup> | | D (SOIC) | D (SOIC) DB N NS PW ( | | | | UNIT | | |-----------------------------|----------------------------------------|----------|-----------------------|---------|---------|---------|------|--| | | | 14 PINS | 14 PINS | 14 PINS | 14 PINS | 14 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 86 | 96 | 80 | 76 | 145.7 | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. #### 4.4 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V | T, | T <sub>A</sub> = 25°C | | | CT10 | SN74ACT10 | | UNIT | |----------------------|------------------------------------------------------------|-----------------|------|-----------------------|------|------|------|-----------|------|------| | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | | I <sub>OH</sub> = -50 μA | 4.5 V | 4.4 | 4.49 | | 4.4 | | 4.4 | | | | | ΙΟΗ = -30 μΑ | 5.5 V | 5.4 | 5.49 | | 5.4 | | 5.4 | | | | \ | I <sub>OH</sub> = -24 mA | 4.5 V | 3.86 | | | 3.7 | | 3.76 | | V | | V <sub>OH</sub> | | 5.5 V | 4.86 | | | 4.7 | | 4.76 | | V | | | $I_{OH} = -50 \text{ mA}^{(1)}$ | 5.5 V | | | | 3.85 | | | | | | | $I_{OH} = -75 \text{ mA}^{(1)}$ | 5.5 V | | | | | | 3.85 | | | | | I <sub>OL</sub> = 50 μA | 4.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | | | | 10L - 30 μΑ | 5.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | | | V <sub>OL</sub> | I <sub>OL</sub> = 24 mA | 4.5 V | | | 0.36 | | 0.5 | | 0.44 | v | | VOL | 10L - 24 111A | 5.5 V | | | 0.36 | | 0.5 | | 0.44 | V | | | I <sub>OL</sub> = 50 mA <sup>(1)</sup> | 5.5 V | | | | | 1.65 | | | | | | I <sub>OL</sub> = 75 mA <sup>(1)</sup> | 5.5 V | | | | | | | 1.65 | | | II | V <sub>I</sub> = V <sub>CC</sub> or GND | 5.5 V | | | ±0.1 | | ±1 | | ±1 | μΑ | | I <sub>CC</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 4 | | 80 | | 40 | μΑ | | Δl <sub>CC</sub> (2) | One input at 3.4 V, Other inputs at GND or V <sub>CC</sub> | 5.5 V | | 0.6 | | | 1.6 | | 1.5 | mA | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 2.6 | | | | | | pF | - (1) Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms. - (2) This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>. ### 4.5 Switching Characteristics over recommended operating free-air temperature range, $V_{CC} = 5V \pm 0.5V$ (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM (INPUT) | TO (OUTPUT) | T, | <sub>A</sub> = 25°C | | SN54A | CT10 | SN74A | CT10 | UNIT | |------------------|--------------|-------------|-----|---------------------|-----|-------|------|-------|------|------| | PARAMETER | PROW (INFO1) | 10 (001701) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | ONIT | | t <sub>PLH</sub> | Δny | V | 1 | 6.5 | 9 | 1 | 10 | 1 | 10 | ne | | t <sub>PHL</sub> | Any | " | 1 | 6.5 | 9 | 1 | 905 | 1 | 905 | ns | ### 4.6 Operating Characteristics $V_{CC}$ = 5 V, $T_A$ = 25°C | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |----------|-------------------------------|-------------------------------------------------|-----|------| | $C_{pd}$ | Power dissipation capacitance | $C_L = 50 \text{ pF}, \qquad f = 1 \text{ MHz}$ | 25 | pF | ### **5 Parameter Measurement Information** - A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, Z<sub>O</sub> = 50 Ω, t<sub>r</sub> v 2.5 ns, t<sub>f</sub> v 2.5 ns. - C. The outputs are measured one at a time with one input transition per measurement. Figure 5-1. Load Circuit and Voltage Waveforms | TEST | S1 | |------------------------------------|------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## **6 Detailed Description** ## **6.1 Functional Block Diagram** Figure 6-1. Logic Diagram, Each Gate (Positive Logic) Pin numbers shown are for the D, DB, J, N, NS, PW, and W packages. #### **6.2 Device Functional Modes** **Table 6-1. Function Table (Each Gate)** | INPUTS | | | OUTPUT | | | |--------|---|---|--------|--|--| | Α | В | С | Y | | | | Н | Н | Н | L | | | | L | Х | Х | Н | | | | Х | L | Х | Н | | | | Х | Х | L | Н | | | ### 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 7.1 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Section 4.2. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor and if there are multiple $V_{CC}$ terminals then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close as possible to the power terminal for best results. #### 7.2 Layout #### 7.2.1 Layout Guidelines When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only three of the four buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ whichever make more sense or is more convenient. Floating outputs is generally acceptable, unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This will not disable the input section of the I.O's so they also cannot float when disabled. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ### 8 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 8.1 Documentation Support (Analog) #### 8.1.1 Related Documentation The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 8-1. Related Links | PARTS | PRODUCT FOLDER SAMPLE & BUY | | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |-----------|-----------------------------|------------|---------------------|---------------------|---------------------| | SN54ACT10 | Click here | Click here | Click here | Click here | Click here | | SN74ACT10 | Click here | Click here | Click here | Click here | Click here | #### 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision C (October 2003) to Revision D (July 2024) Page - Added Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Device Functional Modes, Application and Implementation section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated 30-Jul-2024 www.ti.com #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-----------------------------------------|---------| | 5962-9218201M2A | ACTIVE | LCCC | FK | 20 | 55 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>9218201M2A<br>SNJ54ACT<br>10FK | Samples | | 5962-9218201MCA | ACTIVE | CDIP | J | 14 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9218201MC<br>A<br>SNJ54ACT10J | Samples | | 5962-9218201MDA | ACTIVE | CFP | W | 14 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9218201MD<br>A<br>SNJ54ACT10W | Samples | | SN74ACT10D | OBSOLETE | SOIC | D | 14 | | TBD | Call TI | Call TI | -40 to 85 | ACT10 | | | SN74ACT10DBR | ACTIVE | SSOP | DB | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AD10 | Samples | | SN74ACT10DR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ACT10 | Samples | | SN74ACT10DRE4 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ACT10 | Samples | | SN74ACT10N | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | SN74ACT10N | Samples | | SN74ACT10PWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AD10 | Samples | | SNJ54ACT10FK | ACTIVE | LCCC | FK | 20 | 55 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>9218201M2A<br>SNJ54ACT<br>10FK | Samples | | SNJ54ACT10J | ACTIVE | CDIP | J | 14 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9218201MC<br>A<br>SNJ54ACT10J | Samples | | SNJ54ACT10W | ACTIVE | CFP | W | 14 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9218201MD<br>A<br>SNJ54ACT10W | Samples | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. www.ti.com 30-Jul-2024 **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54ACT10. SN74ACT10: Catalog: SN74ACT10 Automotive: SN74ACT10-Q1, SN74ACT10-Q1 Military: SN54ACT10 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product ## **PACKAGE OPTION ADDENDUM** www.ti.com 30-Jul-2024 | Automotive - C | 2100 | devices | gualified | for higl | h-reliability | / automotive a | applications | targeting zero | defects | |----------------|------|---------|-----------|----------|---------------|----------------|--------------|----------------|---------| | | | | | | | | | | | • Military - QML certified for Military and Defense Applications **PACKAGE MATERIALS INFORMATION** www.ti.com 14-May-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74ACT10DBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74ACT10DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74ACT10PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 14-May-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74ACT10DBR | SSOP | DB | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74ACT10DR | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | SN74ACT10PWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 14-May-2024 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-9218201M2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | 5962-9218201MDA | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | SN74ACT10N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74ACT10N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SNJ54ACT10FK | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54ACT10W | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | ## W (R-GDFP-F14) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F14 SMALL OUTLINE PACKAGE - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. SMALL OUTLINE PACKAGE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE ## D (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ### **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated