TIOL221 SLLSFS6 – SEPTEMBER 2024 # TIOL221 Dual Channel IO-Link Device PHY with Integrated LDO and SPI Interface ### 1 Features - 7V to 36V supply voltage - IO-link configurable CQ output with auxiliary digital output (DO) and digital input (DI) channels - Configurable via pin-control or SPI interface - PNP, NPN or IO-Link configurable CQ output - IEC 61131-9 COM1, COM2 and COM3 Data Rate Support - Output drivers with low power dissipation and high configurability - Low $R_{DSON}$ 2.5 $\Omega$ (typical) - Active driver current limiting capability - Configurable driver overcurrent limit: 50mA to 350mA - Active reverse polarity protection of up to 65V on LP, CQ, DO and DI - Safe and fast demagnetization of inductive loads - Integrated protection features for robust systems - Fault indicator for overcurrent, overtemperature and UVLO faults - Extended ambient temperature operation: -40°C to 125°C - ±8kV IEC 61000-4-2 ESD contact discharge - ±4kV IEC 61000-4-4 electrical fast transient - ±1.2kV, 500 $\Omega$ IEC 61000-4-5 surge - Large capacitive and inductive load driving capability - Integrated LDO provides up to 20mA current - Optional external regulator input (5V) to reduce internal power dissipation in the LDO - Small space-saving package options - 4mm x 4mm VQFN package - 2.7mm x 2.7mm DSBGA package ## 2 Applications - Field Transmitters and actuators - Factory automation - Process automation - · IO-link PHY in remote IO ## 3 Description The TIOL221 transceiver integrates dual low-power output drivers with active reverse polarity protection. When the device is connected to an IO-Link controller through a three-wire interface, the controller can initiate communication, and exchange data with the remote node while the TIOL221 acts as a complete physical layer for the communication. The device also integrates an auxiliary DI channel. The device is capable of withstanding up to 1.2kV $(500\Omega)$ of IEC 61000-4-5 surge and feature integrated reverse polarity protection. In addition to the SPI interface for configurability and expanded diagnostic capability, a simple pin-programmable interface allows easy interfacing with the controller circuits. The output current limit can be configured using either an external resistor or per-configured limits via SPI interface. TIOL221 can be configured to generate wake-up pulse, and be used in IO-link controller applications. Fault reporting and internal protection functions are provided for undervoltage, overcurrent and overtemperature conditions. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | |-------------|------------------------|-----------------------------| | TIOI 221 | VQFN (24) | 4mm x 4mm | | | DSBGA (25) | 2.7mm x 2.7mm | - (1) For more information, see Section 12. - (2) The package size (length × width) is a nominal value and includes pins, where applicable. **Typical Application Diagram** ## **Table of Contents** | 1 Features | 1 | 7.5 SPI Programming | 26 | |--------------------------------------|----------------|--------------------------------------------------|----| | 2 Applications | | 8 Application and Implementation | | | 3 Description | | 8.1 Application Information | | | 4 Pin Configuration and Functions | 3 | 8.2 Typical Application | | | 5 Specifications | <mark>5</mark> | 8.3 Power Supply Recommendations | 31 | | 5.1 Absolute Maximum Ratings | | 8.4 Layout | 32 | | 5.2 ESD Ratings | | 9 TIOL221 Registers | | | 5.3 ESD Ratings - IEC Specifications | <mark>5</mark> | 10 Device and Documentation Support | 44 | | 5.4 Recommended Operating Conditions | <mark>5</mark> | 10.1 Receiving Notification of Documentation Upd | | | 5.5 Thermal Information | 6 | 10.2 Support Resources | 44 | | 5.6 Electrical Characteristics | <mark>6</mark> | 10.3 Trademarks | 44 | | 5.7 Switching Characteristics | 9 | 10.4 Electrostatic Discharge Caution | 44 | | 6 Parameter Measurement Information | 12 | 10.5 Glossary | 44 | | 7 Detailed Description | 16 | 11 Revision History | 44 | | 7.1 Overview | 16 | 12 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagrams | | Information | 44 | | 7.3 Feature Description | | 12.1 Tape and Reel Information | | | 7.4 Device Functional Modes | | 12.2 Mechanical Data | | | | | | | # **4 Pin Configuration and Functions** Figure 4-1. RGE (VQFN), 24-Pin (Top View) Figure 4-2. YAH (DSBGA), 25-Pin (Top View, Bumps Down) ### **Table 4-1. Pin Functions** | DININAME | PIN N | UMBER | W0 | /O TYPE | DESCRIPTION | | | |-----------|-------|-------|-----|------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--| | PIN NAME | VQFN | DSBGA | l/O | TYPE | DESCRIPTION | | | | CQ | 8 | A1 | I/O | High Voltage | IO-link signal data pin. | | | | CS/PP | 1 | E1 | I | Digital | Chip select input pin in the SPI-mode. | | | | DI | 12 | A5 | I | High Voltage | DI receiver Input. DI receiver output can be monitored at the RX2 pin. | | | | DO | 11 | A4 | 0 | High Voltage | DO driver output. DO is the inverse logic level of the input at the TX2 pin. | | | | EN1 | 3 | C2 | I | Low voltage<br>Digital | CQ driver enable input signal from the local controller. Logic low sets the CQ output at Hi-Z. Weak internal pull-down. | | | | EN2 | 19 | E5 | I | Low voltage<br>Digital | DO driver enable input signal from the local controller. Logic low sets the DO output at Hi-Z. Weak internal pull-down. | | | | ILIM_ADJ1 | 6 | B2 | I | Low voltage<br>Analog | Input for the current limit adjustment for the CQ driver. Connect resistor RSET1 between ILIM_ADJ1 and LM. | | | | ILIM_ADJ2 | 7 | B3 | I | Low voltage<br>Analog | Input for the current limit adjustment for the DO driver. Connect resistor RSET2 between ILIM_ADJ2 and LM. | | | | ĪNT/NFLT1 | 20 | E4 | 0 | Low voltage<br>Digital | Interrupt output, push-pull (SPI-mode) or fault indicator for CQ channel, opendrain (pin-mode) | | | | LM | 10 | A3 | G | Ground | Ground. | | | | LP | 9 | A2 | PI | High Voltage | Power supply input (24V typical) to the device. Connect 1µF capacitor to LM (ground) as close to the device as possible. | | | | NC | | C3 | NC | No Connect | Not connected internally. | | | | RX1 | 2 | D1 | 0 | Low voltage<br>Digital | C/Q Receiver Logic Output. RX2 is the inverse logic level of the signal on the CQ input. | | | | RX2 | 15 | C5 | 0 | Low voltage<br>Digital | DI Receiver Logic Output. RX2 is the inverse logic level of the signal on the DI input. | | | | SCK | 22 | E3 | ı | Low voltage<br>Digital | SPI clock input | | | | SDI/NPN | 24 | E2 | I | Low voltage<br>Digital | SPI serial data input (SPI-mode) Or NPN mode selector (pin-mode) | | | | SDO/NFLT2 | 21 | D3 | 0 | Low voltage<br>Digital | SPI serial data output, push-pull (SPI-mode) or fault inductor for DO channel, open-drain (pin-mode) | | | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## **Table 4-1. Pin Functions (continued)** | PIN NAME | PIN NU | IMBER | I/O | TYPE | DESCRIPTION | |-------------|-------------|-------|-------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN NAME | VQFN | DSBGA | 1 1/0 | ITPE | DESCRIPTION | | SPI/PIN | 23 | D2 | I | Low voltage<br>Digital | SPI or pin-mode selection input. Drive this pin low for pin-mode operation. Drive this pin high for SPI-mode control. | | TX1 | 4 | C1 | I | Low voltage<br>Digital | CQ driver input data from local microcontroller. Weak internal pull-up. | | TX2 | 17 | D5 | I | Low voltage<br>Digital | DO driver input data from local microcontroller. Weak internal pull-up. | | VOUT | 13 | B4 | PO | Low voltage | LDO regulator output. Output level determined by VSEL pin | | VSEL | 16 | C4 | I | Low voltage | Connect to GND for 3.3V LDO output with LP as the LDO input supply Connect to VOUT for 5V LDO output with LP as the LDO input supply Leave the pin floating for 3.3V LDO output with V5IN as the LDO input supply | | RESET | 14 | B1 | О | Low voltage | Reset output pin, open-drain, active low. The pin behaves as a RESET pin to indicate UV or VOUT. | | V5IN | 5 | B5 | PI | Low voltage | (Optional) Connect this pin 5V supply input from external regulator to reduce the power dissipation from the internal regulator. Leave the pin floating if unused. | | WU | 18 | D4 | 0 | Low voltage<br>Digital | Wake-up indicator to the local microcontroller. Open-drain output, connect this pin via pull-up resistor to VCC_OUT. | | Thermal Pad | Thermal Pad | N/A | G | Ground | Connect the exposed thermal pad to ground (LM) for optimal thermal and electrical performance | Submit Document Feedback ## 5 Specifications ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------|-----------------------------------|------| | LP, CQ, DO, DI | Steady state voltage for LP, CQ, DO and DI | -65 | 65 | V | | LF, CQ, DO, DI | Transient pulse width < 100 μs for LP and CQ | -70 | 70 | V | | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | Voltage drop between bus pins | | 65 | V | | V <sub>OUT</sub> | Regulator output voltage | -0.3 | 6 | V | | TX1, TX2, EN1, EN2, VSEL, RX1, RX2, CS/PP, SDI/NPN, SDO/NFLT2, SCK, ĪNT/NFLT1, WŪ, ILIM_ADJ1, ILIM_ADJ2, SPI/PĪN | Logic pin voltage | -0.3 | min(V <sub>OUT</sub> +0.3<br>, 6) | V | | Output current | RX1, RX2, WU, INT/NFLT1, SDO/NFLT2, | -5 | 5 | mA | | Storage temperature, T <sub>stg</sub> | | -55 | 170 | °C | (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. All voltages are with reference to the L- pin, unless otherwise specified. ## 5.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------|----------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | All pins | ±4000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged Device Model (CDM), per ANSI/ESDA/JEDEC JS-002 (2) | All pins | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 5.3 ESD Ratings - IEC Specifications | | | | VALUE | UNIT | |------------------------|-------------------------|-----------------------------------------------------------------------------------------------|--------|------| | V <sub>(ESD)</sub> Ele | Electrostatic discharge | IEC 61000-4-2 ESD (Contact Discharge), LP, CQ, DO, DI and LM (1) (2) | ±8,000 | | | | Electrostatic discharge | IEC 61000-4-5, 1.2 µs/50 µs Surge with 500 $\Omega$ in series, LP, CQ, DO, DI and LM $^{(1)}$ | ±1,200 | V | | | Electrostatic discharge | IEC 61000-4-4 EFT (Fast transient or burst), LP, CQ, DO, DI and LM (1) | ±4,000 | | - (1) Minimum 100-nF capacitor is required between LP and LM. Minimum 1-µF capacitor is required between VOUT and LM. - (2) Device requires a minimum 1nF capacitor between the CQ/DO driver output and LM to pass ±8000 V. Passing level is ±4000 V without the minimum 1nF capacitor ### 5.4 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |---------------------|-------------------------------------------------------------------------------|-------------------------|-----|-----|-----|------| | V <sub>(LP)</sub> | 24V Input Supply Voltage | | 7 | 24 | 36 | V | | V <sub>(V5IN)</sub> | 5V Input Supply Voltage | 5V Input Supply Voltage | 4.5 | 5 | 5.5 | V | | V | Logic level input voltage at TX1, TX2, EN1, EN2, CS/PP, SDI/NPN, SCK, SPI/PIN | 3.3 V configuration | 3 | 3.3 | 3.6 | | | V <sub>(I)</sub> | | 5 V configuration | 4.5 | 5 | 5.5 | V | | 1/t <sub>BIT</sub> | Data rate (Communication mode) | | | | 250 | kbps | | I <sub>(VOUT)</sub> | LDO output current | | | | 20 | mA | | T <sub>A</sub> | Operating ambient temperature | | -40 | | 125 | °C | | TJ | Junction temperature | | -40 | | 150 | °C | ### 5.5 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | | TIOL221 | UNIT | |-----------------------|----------------------------------------------|---------------|---------|------| | | THERMAL METRIC | RGE (24 Pins) | | ONII | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 32.2 | 58.5 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 27.2 | 0.2 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 11.4 | 14.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.3 | 0.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 11.4 | 14.3 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.7 | N/A | °C/W | (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **5.6 Electrical Characteristics** Over recommended operating conditions and recommended free-air temperature range (unless otherwise noted). Typical values are at LP = 24 V, $V_{VOUT}$ = 3.3 V and $T_A$ = 25 °C unless otherwise specified. | | PARAMETER | TEST CONDITIO | NS | MIN | TYP | MAX | UNIT | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|------|------|------| | POWER SUF | PLIES (LP) | | | | | | | | I <sub>(LP-SHDN)</sub> | Supply quiescent current in shutdown mode | CQ TX and RX, DO and DI are dis VOUT. SPI mode only | abled. No load on | | 1.2 | 2.1 | mA | | I <sub>(LP-RX-ONLY)</sub> | Supply current when only inputs are enabled | CQ and DO are disabled. CQ RX and DI are enabled. No load on VOUT. $R_{SETx} >= 10k\Omega \; (\text{current limit} < 500\text{mA}) \; , \; EN1=EN2=L$ | CQ and DO<br>are disabled. CQ<br>RX and DI are<br>enabled. No load<br>on VOUT | | 1.4 | 2.5 | mA | | I <sub>(LP-CQ-DO)</sub> | Quiescent supply current when both CQ and DO are enabled. | $R_{SETx} >= 10k\Omega$ . TX1=TX2=H, No let Push-pull or NPN mode only | oad on CQ or DO, | | 3.1 | 4 | mA | | I <sub>(LP-CQ-DO)</sub> | V5IN supplied externally LP under voltage lockout LP under voltage lockout LP under voltage hysteresis LP undervoltage warning LP undervoltage warning | $R_{SETx} >= 10k\Omega$ . TX1=TX2=L, No lo | R <sub>SETx</sub> >= 10kΩ. TX1=TX2=L, No load on CQ or DO | | | 5.5 | mA | | V <sub>(LP-UVLO)</sub> | LP under voltage lockout | LP falling; NFAULT = Hi-Z | LP falling;<br>NFAULT = Hi-Z | 6 | 6.3 | | V | | V <sub>(LP-UVLO)</sub> | LP under voltage lockout | LP rising; NFAULT = LOW | LP rising; NFAULT = LOW | | 6.5 | 6.8 | V | | V <sub>(LP-</sub><br>UVLO,HYS) | LP under voltage hysteresis | Rising to falling threshold | Rising to falling threshold | 200 | | | mV | | $V_{(LPW)}$ | LP undervoltage warning | LP falling | | 14 | 16 | 18 | V | | V <sub>(LPW-HYS)</sub> | LP undervoltage warning hysteresis | | | | 530 | | mV | | V5IN | | | | | | | | | V5IN(UVLO,<br>F) | Falling UVLO level for V5IN | V5IN Falling | | 3.4 | 3.5 | 3.6 | V | | V5IN(UVLO,<br>R) | Rising UVLO level for V5IN | V5IN Rising | | 3.7 | 3.8 | 4.0 | V | | 15_IN | Input supply current at 5VIN | CQ and DO disabled, No load on VOUT | | | 0.15 | 1 | mA | | LINEAR REG | GULATOR (VOUT) | | | | | | | | V <sub>(VOUT)</sub> | Voltage regulator output | VOUT set to 5 V | | 4.75 | 5 | 5.25 | V | | <b>V</b> (VOUT) | Voltage regulator output | VOUT set to 3.3 V | | 3.13 | 3.3 | 3.46 | V | | LINEREG <sub>VO</sub><br>UT | Line regulation (dV <sub>(VOUT)</sub> /dV(LP)) | $\begin{array}{l} I_{(VCC\_OUT)} = 1 \text{ mA} \\ V_{(LP)} = 7 \text{ V to } 36 \text{ V (VOUT} = 5 \text{ V)} \\ V_{(LP)} = 7 \text{ V to } 36 \text{ V OR V5IN} = 4.5 \\ 3.3 \text{ V)} \end{array}$ | to 5.5 V (VOUT = | | | 1.7 | mV/V | | LOADREG <sub>V</sub><br>out | Load regulation (dV <sub>(VOUT)</sub> /V <sub>(OUT)</sub> ) | $V_{(LP)} = 24 \text{ V for VOUT=5V}$<br>$V_{(LP)} = 24 \text{ V or V5IN= 5V for VOUT}$<br>$I_{(VCC\_OUT)} = 100 \mu\text{A to 20 mA}$ | Γ=3.3 V | | | 1 | % | | UV <sub>VOUT5F</sub> | Falling UV threshold on VOUT (5V setting) | VSEL connected to VOUT, VOUT | falling | 3.4 | 3.6 | 3.8 | V | | UV <sub>VOUT5R</sub> | Rising UV threshold on VOUT (5V setting) | VSEL connected to VOUT, VOUT | rising | 3.6 | 3.8 | 4.0 | V | ## **5.6 Electrical Characteristics (continued)** Over recommended operating conditions and recommended free-air temperature range (unless otherwise noted). Typical values are at LP = 24 V, $V_{VOLIT}$ = 3.3 V and $T_A$ = 25 °C unless otherwise specified. | | PARAMETER | TEST CONDITIO | NS | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------|------|--------------------------------|------| | UV <sub>VOUT3F</sub> | Falling UV threshold on VOUT (3.3V setting) | VSEL connected to GND or Floatin VOUT falling | ng(V5IN supplied), | 2.5 | 2.7 | 2.9 | V | | UV <sub>VOUT3R</sub> | Rising UV threshold on VOUT (3.3V setting) | VSEL connected to GND or Floatin VOUT rising | ng(V5IN supplied), | 2.6 | 2.8 | 3.0 | V | | PSSR | Power Supply Rejection Ratio | 100 kHz, I <sub>(VCC_OUT)</sub> = 20 mA | | | 40 | | dB | | DRIVER OU | ITPUT (CQ, DO) | | - | | | | | | R <sub>DSON-HS</sub> | High-side driver on-resistance | I <sub>LOAD</sub> = 200 mA, Current Limit = 300 mA | | | 2.5 | 4.5 | Ω | | R <sub>DSON-LS</sub> | Low-side driver on-resistance | I <sub>LOAD</sub> = 200 mA, Current Limit = 300 mA | | | 2.5 | 4.5 | Ω | | | | | R <sub>SETx</sub> = 110 kΩ | 35 | 55 | 70 | mA | | | | | $R_{SETx}$ = 10 k $\Omega$ | 300 | 350 | 400 | mA | | I <sub>O(LIM)</sub> | Driver output current limit | $\begin{array}{c} \text{SPI/PIN} = \text{LOW} \\ \text{V}_{(\text{DRIVER})} = (\text{V}_{\text{LP}} - 3) \text{ V or 3V}, \end{array}$ | $R_{SETx} = 0$ to 5 k $\Omega$ | 500 | | | mA | | | | | R <sub>SETx</sub> = OPEN | 260 | 330 | 2.9<br>3.0<br>4.5<br>4.5<br>70 | mA | | | | | 3h[7:6]= 0h | 35 | 60 | 75 | mA | | | | | 3h[7:6]= 1h | 50 | 75 | 95 | mA | | | | | 3h[7:6]= 2h | 100 | 140 | 175 | mA | | | | SPI/PIN = HIGH, | 3h[7:6]= 3h | 150 | 190 | 260 | mA | | I <sub>O(LIM)</sub> | Driver output current limit | $V_{(DRIVER)} = (V_{LP} - 3) V \text{ or } 3V,$ | 3h[7:6]= 4h | 200 | 230 | 330 | mA | | | | | 3h[7:6] = 5h | 250 | 290 | 410 | mA | | | | | 3h[7:6] = 6h | 300 | 350 | 485 | mA | | | | | 3h[7:6]= 7h | 500 | 700 | | mA | | I <sub>OZ(CQ)</sub> | CQ leakage | EN1 = LOW, 0 ≤ V <sub>(CQ)</sub> ≤ (V <sub>(LP)</sub> - 0. | 1 V) | -2 | | 2 | μA | | I <sub>LLM(CQ)</sub> | CQ load discharge current | EN1 = LOW, $R_{SET1}$ = 0 to 5 kΩ <sup>(1)</sup> , | | 5 | 8.5 | 15 | mA | | I <sub>LLM(DO)</sub> | DO load discharge current | EN2 = LOW, $R_{SET2}$ = 0 to 5 k $\Omega$ ; $V_0$ | ` , | 5 | 8.5 | 15 | mA | | I <sub>PU-DO</sub> | DO driver weak pull-up current | SPI/PIN=HIGH,<br>EN2=LOW, TX2=HIGH, RSET2:<br>10 kΩ to 110 kΩ AND Weak pull-<br>up enabled (SPI mode only) | 0 ≤ V(DO) ≤<br>(V(LP) - 2 V) | 40 | 50 | 80 | μA | | I <sub>PD-DO</sub> | DO driver weak pull-down current | (SPI/PIN=HIGH, EN2=LOW,<br>TX2=LOW, RSET2: 10 kΩ to<br>110 kΩ<br>AND Weak pull-up enabled (SPI<br>mode only) | 2 ≤ V(DO) ≤ V(LP) | 40 | 50 | 80 | μА | | I <sub>PU-CQ</sub> | CQ driver weak pull-up current | Driver disabled, Weak pull-up enabled (SPI mode) | 0 ≤ V(CQ) ≤<br>(V(LP) - 2 V) | 40 | 50 | 80 | μA | | I <sub>PD-CQ</sub> | CQ driver weak pull-down current | Driver disabled, Weak pull-down enabled (SPI mode) | 2 ≤ V(CQ) ≤ V(LP) | 40 | 50 | 80 | μA | | RECEIVER | INPUT (CQ, DI) | | | | | | | | V <sub>(THH)</sub> | Input threshold "H" | | | 10.5 | | 13 | V | | V <sub>(THL)</sub> | Input threshold "L" | V <sub>(LP)</sub> > 18 V, EN= LOW | | 8 | | 11.5 | V | | V <sub>(HYS)</sub> | Receiver Hysteresis (V <sub>(THH)</sub> - V <sub>(THL)</sub> ) | (2,), | | | 0.75 | | V | | V <sub>(THH)</sub> | Input threshold "H" | V <sub>(LP)</sub> < 18 V, EN= LOW | | See Note (2) | | See Note (3) | V | | V <sub>(THL)</sub> | Input threshold "L" | | | See Note (4) | | See Note (5) | V | | V <sub>(HYS)</sub> | Receiver Hysteresis (V <sub>(THH)</sub> - V <sub>(THL)</sub> ) | V <sub>(LP)</sub> < 18 V, EN= LOW | | | 0.75 | | V | | C <sub>IN-CQ</sub> | CQ input capacitance | CQ driver disabled, weak pull-up/<br>pull-down disabled, f =100kHz | | | 150 | | pF | | C <sub>IN-DI</sub> | DI input capacitance | f=100kHz | | | 100 | | pF | ## 5.6 Electrical Characteristics (continued) Over recommended operating conditions and recommended free-air temperature range (unless otherwise noted). Typical values are at LP = 24 V, $V_{VOUT}$ = 3.3 V and $T_A$ = 25 °C unless otherwise specified. | | PARAMETER | TEST CONDITIO | NS | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------|----------|------|----------|------| | I <sub>PU-DI</sub> | DI weak pull-up current | SPI Mode, Weak pull-up enabled on DI pin | 0 ≤ V(DI) ≤ (V(LP)<br>- 2 V) | 40 | 50 | 80 | μΑ | | I <sub>PD-DI</sub> | DI weak pull-down current | SPI Mode, Weak pull-down enabled on DI pin | 2 ≤ V(DI) ≤ V(LP) | 40 | 50 | 80 | μA | | LOGIC-LE | EVEL INPUTS (CS/PP, SCK, SDI/NPN | , SPI/ <del>PIN</del> , EN1, EN2, TX1, TX2, VS | EL) | | | | | | V <sub>IL</sub> | Input logic low voltage | | | | | 0.3*VOUT | V | | V <sub>IH</sub> | Input logic high voltage | | | 0.7*VOUT | | | V | | R <sub>PD</sub> | Pull-down resistance at EN1,<br>EN2, SDI/NPN, SCK | | | | 100 | | kΩ | | R <sub>PU</sub> | Pull-up resistance at TX1, TX2, , CS/PP, SPI/PIN | | | | 100 | | kΩ | | R <sub>PU</sub> | Pull-up resistance at VSEL | | | | 1000 | | kΩ | | LOGIC-LE | EVEL OUTPUTS (WU, SDO/NFLT2, IN | T/NFLT1, RX1, RX2, RESET) | | | , | | | | V <sub>OH</sub> | Output logic high voltage RX1, RX2, SDO, INT | I <sub>O</sub> = 4 mA | I <sub>O</sub> = 4 mA | VOUT-0.5 | | | V | | V <sub>OL</sub> | Output logic low voltage | I <sub>O</sub> = 4 mA | | | | 0.4 | ٧ | | l <sub>OZ</sub> | Output high impedance leakage at NFLT1, NFLT2, WU, RESET | Output in Hi-Z, V <sub>O</sub> = 0 V or VCC_I | N/OUT | -1 | | 1 | μA | | PROTECT | TION CIRCUITS | 1 | | | | | | | T <sub>(WRN)</sub> | Thermal warning | | | 125 | | | °C | | T <sub>(SDN)</sub> | Thermal shutdown | Die temperature T <sub>J</sub> | | 150 | 160 | | °C | | T <sub>(HYS)</sub> | Thermal hysteresis for shutdown | - | | | 14 | | °C | | T <sub>(WRN)</sub> | Thermal hysteresis for warning | Die temperature T <sub>J</sub> | Die temperature T <sub>J</sub> | | 14 | | °C | | | | EN=LOW, TX=x; LP= 24 V VCQ = OR V <sub>(CQ)</sub> = (V <sub>(LP)</sub> +36V) | = (V <sub>(LP)</sub> -36V) | | | 60 | μA | | I <sub>REV</sub> | CQ Leakage current in reverse polarity | EN=LOW, TX=x; LP= 24 V VCQ = OR V <sub>(CQ)</sub> = 65V | = (V <sub>(LP)</sub> -65V) | | | 110 | μΑ | | | polarity | EN = HIGH, TX = LOW; $V_{(CQ \text{ to LP})}$ $k\Omega$ | = 3 V, R <sub>SET</sub> >= 10 | | | 650 | μA | | | | EN = HIGH, TX = HIGH; V <sub>(CQ to LM</sub> | <sub>()</sub> = -3 V | | | 10 | μΑ | - Current fault indication and current fault auto recovery will be de-activated. (1) - (2) (3) - $V_{THH}$ (min) = 5 V + (11/18) [V<sub>(LP)</sub> 8 V] $V_{THH}$ (max) = 6.5 V + (13/18) [V<sub>(LP)</sub> 8 V] - V<sub>THL</sub> (min) = 4 V + (8/18) [V<sub>(LP)</sub> -8 V] (4) - $V_{THL}$ (max) = 6 V + (11/18) [ $V_{(LP)}$ -8 V] Submit Document Feedback ## **5.7 Switching Characteristics** Over recommended operating conditions and recommended free-air temperature range (unless otherwise noted). Typical values are at LP = 24 V, $V_{VOUT}$ = 3.3 V and $T_A$ = 25 °C unless otherwise specified. | . 4.400 | PARAMETER | = 3.3 V and T <sub>A</sub> = 25 °C unles | TEST<br>CONDITI<br>ONS | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------|-----|-----|------|------| | CQ, DO | DRIVER | | | | | | - | | | t <sub>PLH</sub> | Driver propagation delay,<br>low-to-high transition | See Test Circuit for Driver Output Nand Driver Output Switching Wave $R_L = 2 \ k\Omega$ $C_L = 5 \ nF$ $Push-pull \ and \ PNP \ configuration$ $R_{SET} = 10 \ k\Omega$ | | ts | | 600 | 1200 | ns | | t <sub>PHL</sub> | Driver propagation delay,<br>high-to-low transition | See Test Circuit for Driver Output N and Driver Output Switching Wave $R_L = 2 \ k\Omega$ $C_L = 5 \ nF$ Push-pull and NPN configuration $R_{SET} = 10 \ k\Omega$ | | ts | | 600 | 1200 | ns | | t <sub>P(skew)</sub> | Driver propagation delay skew. t <sub>PLH</sub> - t <sub>PHL</sub> | See Test Circuit for Driver Output Notes Driver Output Switching Wave $R_L=2~k\Omega$ $C_L=5~nF$ Push-pull configuration $R_{SET}=10~k\Omega$ | | ts | | 100 | | ns | | t <sub>PZH</sub> | Driver enable delay high | See Test Circuit for Driver Output Mand Driver Enable/Disable Timing Diag R <sub>L</sub> = 2 kΩ C <sub>L</sub> = 5 nF Push-pull and PNP configuration o | grams | ts | | | 4 | μs | | t <sub>PZL</sub> | Driver enable delay low | $\begin{aligned} R_{SET} &= 10 \text{ k}\Omega \\ \text{See Test Circuit for Driver Output N} \\ \text{and} \\ \text{Driver Enable/Disable Timing Diag} \\ R_L &= 2 \text{ k}\Omega \\ \text{C}_L &= 5 \text{ nF} \\ \text{Push-pull and NPN configuration or R} \\ R_{SET} &= 10 \text{ k}\Omega \end{aligned}$ | grams | ts | | | 4 | μs | | t <sub>РНZ</sub> | Driver disable delay high | See Test Circuit for Driver Output N and Driver Enable/Disable Timing Diag $R_L=2~k\Omega$ $C_L=5~nF$ Push-pull and PNP configuration o $R_{SET}=10~k\Omega$ | grams | its | | | 4 | μs | | t <sub>PLZ</sub> | Driver disable delay low | See Test Circuit for Driver Output I and Driver Enable/Disable Timing Diag $R_L=2~k\Omega$ $C_L=5~nF$ Push-pull and NPN configuration of $R_{SET}=10~k\Omega$ | grams | ts | | | 4 | μs | | t <sub>r</sub> | Driver output rise time | See Test Circuit for Driver Output I and Driver Output Switching Wave $R_L = 2 \ k\Omega$ $C_L = 5 \ nF$ Push-pull and PNP configuration $R_{SET} = 10 \ k\Omega$ | | ts | 200 | 530 | 900 | ns | | t <sub>f</sub> | Driver output fall time | See Test Circuit for Driver Output Nand Driver Output Switching Wave $R_L=2~k\Omega$ $C_L=5~nF$ Push-pull and NPN configuration $R_{SET}=10~k\Omega$ | | its | 200 | 480 | 900 | ns | ## **5.7 Switching Characteristics (continued)** Over recommended operating conditions and recommended free-air temperature range (unless otherwise noted). Typical values are at LP = 24 V, $V_{VOLIT}$ = 3.3 V and $T_{\Delta}$ = 25 °C unless otherwise specified. | | PARAMETER | TEST CONDITIONS | TEST<br>CONDITI<br>ONS | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------|-------|------|------|------| | $ t_r - t_f $ | Difference in rise and fall time | See Test Circuit for Driver Output I and Driver Output Switching Wave $R_L = 2 \ k\Omega$ $C_L = 5 \ nF$ $Push-pull \ configuration \ only$ $R_{SET} = 10 \ k\Omega$ | is | | 50 | | ns | | | t <sub>WU1</sub> | Wake-up recognition begin | | | | 45 | 60 | 75 | μs | | WU2 | Wake-up recognition end | | | | 85 | 100 | 145 | μs | | pWAKE | Wake-up output delay | See Wake-up recognition timing di | agram | | | | 150 | μs | | t <sub>WUL</sub> | Wake output pulse duration on wake detection | | | | 175 | 225 | 285 | μs | | | | | RSETx <= SPI/PIN=hi CQ_BL_TII | ME[1:0]=00b (CQ) OR<br>ME[1:0]=00b (DO) | 0.175 | 0.2 | | ms | | tee Current fault blanking time | See Wake-up recognition timing | CQ_BL_TI | ME[1:0]=01b (CQ) OR<br>ME[1:0]=01b (DO) | | 0.5 | | ms | | | | diagram | | gh and<br>ME[1:0]=10b (CQ) OR<br>ME[1:0]=10b (DO) | | 5 | | ms | | | | | floating) OF<br>SPI/PIN=hi<br>CQ_BL_TI | | 0.5 | 2 | 4 | μs | | | | | | CQ_RETR' | OR SPI/PIN=H and<br>/_TIME=00b | | 50 | | ms | | t <sub>AR</sub> | Auto retry time after current | Auto retry time after current fault | SPI/PIN=H | and<br>/_TIME=01b | | 100 | | ms | | AIX | fault | | SPI/PIN=H<br>CQ_RETR | and<br>/_TIME=10b | | 200 | | ms | | | | | SPI/PIN=H<br>CQ_RETR | and<br>/_TIME=11b | | 500 | | ms | | t <sub>(UVLO)</sub> | CQ and DO re-enable delay after UVLO (1) | CQ and DO re-enable delay after UVLO (1) | SPI/PIN = L<br>T_UVLO=1 | . OR SPI/PIN=H and<br>b0 | 0.1 | 0.25 | 1 | ms | | (UVLO) | CQ and DO re-enable delay after UVLO (1) | CQ and DO re-enable delay after UVLO (1) | SPI/PIN = L<br>T_UVLO=1 | . OR SPI/PIN=H and<br>b1 | 10 | 30 | 50 | ms | | CQ, DI RI | ECEIVER | I | | | | | | | | t <sub>PLH_CQ</sub> , | | | CQ_RX_FI | | | 0.2 | 0.36 | μs | | PHL_CQ | delay | See Receiver Test Circuit Diagram and Receiver Timing | SPI/PIN=H<br>CQ_RX_FI | _TER=1b1 | | 1.15 | 1.6 | μs | | PLH_DI, | DI Receiver propagation | Diagram C <sub>L</sub> =15 pF | DI_RX_FIL | | | 1 | 1.5 | μs | | PHL_DI | delay | | SPI/PIN=H<br>DI_RX_FIL | | | 1.8 | 2.7 | μs | | 3PI Timir | ng (CS, SCK, SDI, SDO/CUR_0 | , | | | | | - | | | INT_TOG | INT pin High/low time (when toggling) | C <sub>OUT</sub> = 10 pF | | | | 100 | | μs | Submit Document Feedback ## **5.7 Switching Characteristics (continued)** Over recommended operating conditions and recommended free-air temperature range (unless otherwise noted). Typical values are at LP = 24 V, $V_{VOUT}$ = 3.3 V and $T_A$ = 25 °C unless otherwise specified. | PARAMETER | | TEST CONDITIONS | TEST<br>CONDITI<br>ONS | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------------------------------------------------------------|--------------------------|------------------------|-----------------|-----|-----|------|------| | f <sub>SCK_BURS</sub><br>T | Maximum SPI clock frequency | | | | | | 10 | MHz | | tSCK | SCK period | Burst mode | | | 100 | | | ns | | t <sub>SCKH</sub> | SCK pulse-width high | | | | 50 | | | ns | | t <sub>SCKL</sub> | SCK pulse-width low | | | | 50 | | | ns | | f <sub>SCK</sub> | Maximum SPI clock frequency | | | | | | 12.5 | MHz | | tSCK | SCK period | Non-burst mode | | | 80 | | | ns | | t <sub>SCKH</sub> | SCK pulse-width high | | | | 40 | | | ns | | t <sub>SCKL</sub> | SCK pulse-width low | | | | 40 | | | ns | | t <sub>CSS</sub> | CS falling edge to SCK rise time | | | | 20 | | | ns | | t <sub>CSH</sub> | SCK rise to CS rise hold time | | | | 40 | | | ns | | t <sub>DH</sub> | SDI hold time | | | | 10 | | | ns | | t <sub>DS</sub> | SDI setup time | | | | | | 25 | ns | | t <sub>DO</sub> | SDO data propagation delay | C <sub>OUT</sub> = 10 pF | | | | | 20 | ns | | t <sub>DORF</sub> | SDO rise and fall time | C <sub>OUT</sub> = 10 pF | | | | | 20 | ns | | t <sub>CSPW</sub> | Minimum CS pulse width (idle time between SPI transactons) | | | | 10 | | | ns | <sup>(1)</sup> CQ/DO output remains Hi-Z for this time ### **6 Parameter Measurement Information** Figure 6-1. Test Circuit for Driver Switching Figure 6-2. Waveforms for Driver Output Switching Measurements Figure 6-3. Waveforms for Driver Enable or Disable Time Measurements Figure 6-4. Test Circuit for Receiver Switching Submit Document Feedback Figure 6-5. Receiver Switching Measurements - a) Over-current due to transient - b) Valid Wake-up pulse - c) Over-current due to fault condition Figure 6-6. Overcurrent and Wake Conditions for EN = H and ILIM\_ADJ = $10k\Omega$ to $110k\Omega$ , TX = H (Full Lines); and TX = L (Red Dotted Lines) - a) Over-current due to transient - b) Valid Wake-up pulse - c) Over-current due to fault condition Figure 6-7. Overcurrent and Wake Conditions for EN = H and ILIM\_ADJ is floating, TX = H (Full Lines); and TX = L (Red Dotted Lines) Figure 6-8. SPI Read/Write Timing Characteristics Figure 6-9. Driving the Inductive Load Figure 6-10. Driving the Capacitive Load Submit Document Feedback Figure 6-11. Interrupt Pin Toggling Behavior (SPI Mode; INT\_TOG = 1b) ## 7 Detailed Description ### 7.1 Overview Figure 7-1 shows the functional block diagram of TIOL221. The device has an IO-link compatible channel (CQ), a digital output driver (DO) and a digital input (DI) interface. The drivers at CQ and DO can be used in either push-pull, high-side driver (PNP), or low-side driver (NPN) configuration using the $\overline{CS}$ /PP and SDI/NPN pins in the pin-mode or via the serial peripheral interface (SPI). The internal receiver on the CQ line converts the 24V signal to standard logic levels on the receiver data output pin, RX1. Similarly, internal receiver on the DI line converts the 24V signal to standard logic levels on the receiver data output pin, RX2. A simple parallel interface is used to receive/transmit data and status information between the device and the local controller. The device can be configured by using the pins via pin mode (when SPI/PIN is tied low) or using the SPI interface (when SPI/PIN is tied high). By using the SPI interface, the micro controller can read additional diagnostics and status information as well as configure the device. The device has integrated IEC 61000-4-4/5 EFT and surge protection. In addition, tolerance to ±70V transients enables flexibility to choose from a wider range of TVS diodes if an application requires higher levels of protection. These integrated robustness features simplify the system level design by reducing external protection circuitry. TIOL221 transceiver implements protection features for overcurrent, overvoltage and over-temperature conditions. The devices also provide a current-limit setting of the driver output current using an external resistor. The devices derive the low-voltage supply from the IO-Link LP voltage (24V nominal) via an internal linear regulator to provide power to the local controller and sensor circuitry. ### 7.2 Functional Block Diagrams Figure 7-1. Block Diagram ### 7.3 Feature Description ## 7.3.1 Wake-Up Detection The CQ channel of TIOL221 may be operated in IO-Link mode or Standard Input / Output (SIO) mode. If the CQ channel is in SIO mode, and the IO-link controller node wants to initiate communication with the device node, the controller drives the CQ line to the opposite of the present state. The device either sinks or sources the current (≥ 500mA) for the wake-up duration (typically 80µs) depending on the CQ logic level as per the IO-Link specification. The TIOL221 detects a wake-up condition and communicates to the local microcontroller by asserting the $\overline{WU}$ pin low for the duration of $t_{WUL}$ . The IO-Link communication specification requires the device node to switch to receive mode within 500 $\mu$ s after receiving the wake-up signal. Table 7-1. Wake-Up Function ( $t_{WU1} < t < t_{WU2}$ ) | EN1 | TX1 | CQ CURRENT | WAKE | COMMENT | |----------|----------|--------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------| | L / Open | Х | Х | Asserts low for t <sub>WUL</sub> | Device asserts low for $t_{WUL}$ if RX output changes high-to-low or low-to-high for $t_{WU1}$ < t < $t_{WU2}$ | | Н | H / Open | $ I_{(CQ)} \ge I_{O(LIM)} mA$ | Asserts low for t <sub>WUL</sub> | Device receives high-level wake-up request over the IO-Link bus | | Н | L | $ I_{(CQ)} \ge I_{O(LIM)} mA$ | Asserts low for t <sub>WUL</sub> | Device receives low-level wake-up request over the IO-<br>Link bus | For overcurrent conditions shorter or longer than a valid wake-up pulse, the WAKE pin remains in a high-impedance (inactive) state. This is illustrated in Figure 6-6. In the SPI-mode, in addition to the $\overline{WU}$ asserted low, $WU_INT$ bit is set. Wake-up signaling can be disabled in the SPI-mode by setting the $WU_DIS$ bit to 1b in the DEVICE\_CONFIG register. Wake-up detection cannot be disabled in the pin-mode. The DO channel of TIOL221 does not recognize wake-up pulses. The DO pin does provide overcurrent limiting and detection. ### 7.3.2 Current Limit Configuration The output current of CQ and DO pins can be configured independently in the pin-mode as well as SPI-mode. #### 7.3.2.1 Current Limit Configuration in Pin-Mode In the pin-mode, the current limit of CQ and DO can be configured with an external resistor on the ILIM\_ADJ1 and ILIM\_ADJ2 pins respectively. The highest current limit setting with an external resistor of $10k\Omega$ provides a minimum of 300mA over the operating temperature and voltage range. Refer to Table 7-2 for the pin-mode configuration of the CQ and DO drivers. Output disable due to current fault and current fault auto recovery features can be disabled by floating ILIM\_ADJ1/2 pins. However, the current fault indication is still active in this configuration. This feature is useful when driving large capacitance. When ILIM\_ADJ1/2 pins are shorted to ground, the CQ and the DO drivers can configured to be in the IO-link controller mode. In this mode, the drivers can source or sink minimum of 500mA to generate a wake-up request. In addition, drivers enable a small current sink of 5mA (minimum) at the driver output pins. The current fault indication, output disable, and auto recovery features are disabled in this mode. Table 7-2. Current Limit Configuration in Pin-mode | ILIM_ADJ1/2 Pin<br>Condition | CQ/DO Current Limit<br>(Min.) | NFLT1/2 Indication Due to Current Fault | Current Fault Blanking<br>Time (t <sub>SC</sub> ) | Output Disable and Auto<br>Recovery | |------------------------------------------------|-------------------------------|-----------------------------------------|---------------------------------------------------|-------------------------------------| | $R_{SET}$ resistor to L- (10kΩ to 110kΩ) | Variable<br>(35mA to 300mA) | Yes | 200μs (typ) | Yes | | Connected to L-<br>(R <sub>SET</sub> 0 to 5kΩ) | 500mA | No | N/A | No | | OPEN | 260mA | Yes | None (immediate fault indication) | No | #### 7.3.2.2 Current Limit Configuration in SPI mode In the SPI mode, CQ and DO driver current limit can be configured via SPI. CQ driver can be configured via CQ CURLIM [7:5] register can be used to configure the current limits. Similarly, DO CURLIM[7:5] register can be used to configure the current limits for the DO driver. ### 7.3.3 CQ Current Fault Detection, Indication and Auto Recovery If the output current at CQ exceeds the internally-set current limit $I_{O(LIM)}$ for a duration longer than the current blanking time, $t_{SC}$ , the device detects the condition as an overcurrent fault. In pin-mode, the $\overline{\text{INT}}/\text{NFLT1}$ pin is driven logic low to indicate a fault condition. The output can be set to either turn off (auto-recovery mode) or continue to supply the current until the device enters thermal shutdown. The behavior depends on how the ILIM\_ADJ1 pin is connected. See Table 7-2. In the auto-recovery mode, the driver periodically retries to check if the output is still in the over current condition. In this mode, the output is switched on for $t_{SC}$ in $t_{SCEN}$ intervals. Current fault auto retry mode can be disabled by setting ILIM\_ADJ1 = OPEN or GND. Current fault blanking time is zero when ILIM\_ADJ1=OPEN. See current limit indicator function (t > $t_{SC}$ ) for details. In SPI-mode, CQ\_CURLIM register settings can be used to configure the CQ driver behavior. CQ\_CUR\_LIM bits set the current limit whereas the CQ\_BL\_TIME and CQ\_RETRY\_TIME set the current fault blanking time and auto-recovery time respectively. CQ\_AUTO\_RETRY\_EN controls the auto-recovery behavior. When the driver is disabled, the current limit indicator is inactive. ### 7.3.4 DO Current Fault Detection, Indication and Auto Recovery If the output current at DO exceeds the internally-set current limit $I_{O(LIM)}$ for a duration longer than the current blanking time, $t_{SC}$ , the device detects the condition as an overcurrent fault. In pin-mode, the SDO/NFLT2 pin is driven logic low to indicate a fault condition. The output can be set to either turn off (auto-recovery mode) or continue to supply the current until the device enters thermal shutdown. The behavior depends on how the ILIM\_ADJ2 pin is connected. See Table 7-2 In the auto-recovery mode, the driver periodically retries to check if the output is still in the over current condition. In this mode, the output is switched on for $t_{SC}$ in $t_{SCEN}$ intervals. Current fault auto retry mode can be disabled by setting ILIM\_ADJ2 = OPEN or GND. Current fault blanking time is zero when ILIM\_ADJ2=OPEN. In SPI-mode, DO\_CURLIM register settings can be used to configure the DO driver behavior. DO\_CUR\_LIM bits set the current limit whereas the DO\_BL\_TIME and DO\_RETRY\_TIME set the current fault blanking time and auto-recovery time respectively. DO\_RETRY\_EN controls the auto-recovery behavior. Product Folder Links: TIOL221 When the driver is disabled, the current limit indicator is inactive. #### 7.3.5 CQ and DI Receivers RX1 is the output of the CQ receiver. The receiver output is the inverse logic of the CQ input and the receiver function is summarized in Table 7-3. In pin-mode, the CQ receiver is always on. In SPI mode, in addition to the RX1 output, the CQ\_RX\_LEVEL bit in the STATUS register reflects the logic level of CQ bus input level. In SPI mode, the receiver can be disabled by setting the RX\_DIS bit in the CQ\_CONFIG register. When the receiver is disabled, RX1 output is in high-impedance and CQ\_RX\_LEVEL bit in the status register is invalid. Table 7-3. CQ Receiver Function | SPI/PIN | CQ VOLTAGE | RX1 | CQ_RX_LEVEL bit | COMMENT | |------------------|------------------------------------|-----|-----------------|-------------------------------------------------| | | $V_{(CQ)} < V_{(THL)}$ | Ή | L | Normal receive mode, input low | | L or | $V_{(THL)} < V_{(CQ)} < V_{(THH)}$ | ? | ? | Indeterminate output, can be either high or low | | (H && RX_DIS =0) | $V_{(THH)} < V_{(CQ)}$ | L | Н | Normal receive mode, input high | | | Open | ? | ? | Indeterminate output, can be either high or low | | H && RX_DIS =1) | Х | Z | Z | Output is in high-Z | RX2 is the output of the DI receiver. The receiver output is the inverse logic of the DI input and the receiver function is summarized in Table 7-3. In pin-mode, the DI receiver is always on. In SPI mode, in addition to the RX2 output, the DI\_LEVEL bit in the STATUS register reflects the logic level of DI input. In SPI mode, the receiver can be disabled by setting the DI\_DIS bit in the DI\_CONFIG register. When the receiver is disabled, RX2 output is in high-impedance and DI\_LEVEL bit in the status register is invalid. Table 7-4. DI Receiver Function | DI<br>VOLTAGE | RX2 | DI_LEVEL bit | COMMENT | |------------------------------------|-----|-----------------------------------|-------------------------------------------------| | $V_{(DI)} < V_{(THL)}$ | Н | L | Normal receive mode, input low | | $V_{(THL)} < V_{(DI)} < V_{(THH)}$ | ? | ? | Indeterminate output, can be either high or low | | $V_{(THH)} < V_{(DI)}$ | L | H Normal receive mode, input high | | | Open | ? | ? | Indeterminate output, can be either high or low | ### 7.3.6 Fault Reporting In the pin mode, NFLT1 pin is driven low if the CQ driver enters overcurrent condition, or if the CQ driver temperature sensor has exceeded $T_{(WRN)}$ . NFLT1 returns to high-impedance as soon as both the fault conditions clear. Similarly, NFLT2 pin is driven low if the DO driver enters overcurrent condition, or if the DO driver temperature sensor has exceeded $T_{(WRN)}$ . NFLT1 returns to high-impedance as soon as both the fault conditions clear. If the LP supply or the VOUT supply fall below their UVLO thresholds, $\overline{\text{RESET}}$ pin goes low. $\overline{\text{RESET}}$ pin goes high after both LP and VOUT rise above their UVLO thresholds. Note: NFLT1 = [CUR\_OK1 && TMP\_OK1] Figure 7-2. CQ Driver State Diagram Figure 7-3. DO Driver State Diagram #### 7.3.6.1 Thermal Warning, Thermal Shutdown The TIOL221 has three separate thermal sensors: one for each of the driver and another one for the LDO. If the die temperature around the CQ driver exceeds T<sub>(WRN)</sub>, the NFLT1 flag is held low indicating a potential over temperature problem. When the T<sub>J</sub> exceeds T<sub>(SDN)</sub>, the CQ driver is disabled. The LDO and DO driver remain operational as long as the respective thermal sensors do not exceed T<sub>(SDN)</sub>. As soon as the temperature drops below the temperature threshold (and after T(HYS)), the internal circuit re-enables the driver, subject to the state of the EN1 and TX1 pins. If the die temperature around the DO driver exceeds T<sub>(WRN)</sub>, the NFLT2 flag is held low indicating a potential over temperature problem. When the T<sub>J</sub> exceeds T<sub>(SDN)</sub>, the DO driver is disabled. The LDO and CQ driver remain operational as long as the respective thermal sensors do not exceed T<sub>(SDN)</sub>. As soon as the temperature drops below the temperature threshold (and after T(HYS)), the internal circuit re-enables the driver, subject to the state of the EN2 and TX2 pins. The thermal sensor near the LDO detects the temperature exceeding the $T_{(SDN)}$ . The LDO and both the drivers are turned off and RESET is held low. As soon as the temperature drops below the temperature threshold (and after $T_{(HYS)}$ ), the internal circuit re-enables the LDO and the drivers and $\overline{RESET}$ is released after the VOUT is above the UVLO threshold. ### 7.3.7 The Integrated Voltage Regulator (LDO) The TIOL221 has an integrated linear voltage regulator (LDO) which can supply power to external components. The LDO is capable of delivering up to 20mA. LDO output level is configurable via VSEL pin. When VSEL is connected to GND, VOUT is configured to provide a 3.3V output with LP as the input supply. When VSEL is left floating, VOUT provides a 3.3V output, with V5IN as the supply input to reduce the power dissipation in the device. When VSEL is connected to VOUT, VOUT is set to 5V. The VSEL pin status is detected at power-up and VOUT output level is determined and latched until the next power-up cycle. Table 7-5. LDO Output Configuration via VSEL pin | | • | |---------------------|---------------------------| | VSEL pin connection | VOUT | | Connected to LM | 3.3V (supplied from LP) | | Floating | 3.3V (supplied from V5IN) | | Connected to VOUT | 5V | When configured for 5V output, the voltage regulator works with input voltage, LP, in the range of 7V to 36V with respect to LM. When configured for 3.3V output, the regulator can work with either V5IN supply (when VSEL is floating) or LP supply (when VSEL is connected to VOUT). Selecting V5IN as the supply input for the 3.3V output on VOUT helps reduce the on-chip power dissipation. When VSEL is set to be floating, if the V5IN supply is not present or below the V5IN UVLO threshold, the VOUT regulator is shut-off and RESET output is active. The LDO is designed to be stable with standard ceramic capacitors with values of 1µF or larger at the output. X5R- and X7R-type capacitors are best because they have minimal variation in value and ESR over temperature. Maximum ESR must be less than 1Ω. With tolerance and dc bias effects, the minimum capacitance to make sure stability is 1µF. The voltage regulator has an internal 35mA current limit to protect against initial start up inrush current due to large decoupling capacitors and accidental short circuit conditions. ### 7.3.8 Reverse Polarity Protection Reverse polarity protection circuitry protects the devices against accidental reverse polarity connections to the LP, CQ, DO, DI and LM pins. Any combinations of the pins can be connected to DC voltages up to 65V (max). The maximum voltage between any of the pins may not exceed 65V DC at any time. ### 7.3.9 Integrated Surge Protection and Transient Waveform Tolerance The LP, CQ, DO and DI pins of the device are capable of withstanding up to 1.2kV of 1.2/50 - 8/20µs IEC 61000-4-5 surge with a source impedance of 500 $\Omega$ . The surge testing should be performed with a minimum 100nF supply decoupling capacitor between LP and LM, and 1µF between VOUT and LM. External TVS diodes may be required for higher transient protection levels. The system designer must make sure the maximum clamping voltage of the external diodes is < 65V at the desired current level. The device is capable of withstanding up to $\pm 70V$ transient pulses $< 100\mu$ s. $1.2/50 - 8/20 \mu s CWG$ R = $500\Omega$ Figure 7-4. Surge Test Setup ### 7.3.10 Undervoltage Lock-Out (UVLO) The device enters UVLO if either the LP voltage or the VOUT supply fall below their respective UVLO thresholds. As soon as the supplies falls below UVLO thresholds, RESET is pulled low, and the drivers (CQ and DO) are disabled (Hi-Z). Receiver performance is not specified in this mode. When the supplies rise above their rising thresholds, $\overline{\text{RESET}}$ pin goes high. The driver outputs are turned on after $t_{(IJVI \ O)}$ delay. #### 7.3.11 Interrupt Function The interrupt is used to signal some of the critical events to the microcontroller via the $\overline{\text{INT}}$ pin in the SPI mode. In the SPI mode, $\overline{\text{INT}}$ pin is a push-pull output stage. When an interrupt-generating event takes place, the $\overline{\text{INT}}$ pin is pulled low. Following events can generate interrupt and the corresponding bits are set in the interrupt register: - Thermal Shutdown (TSD\_INT) - A valid wake-up pulse received on CQ (WU\_INT) - DO output overcurrent fault (DO FAULT INT) - DO output overcurrent fault (CQ\_FAULT\_INT) - LP falls below warning threshold (LPW\_INT) - V5IN falls below UVLO threshold (UV V5 INT) - Temperature reached above the thermal warning threshold (TEMP\_WARN) Individual interrupt events can be masked via INT\_MASK register. When an interrupt is masked, that particular event does not activate the INT pin. However, interrupt bit is set if the interrupt generating event occurs. The interrupt bits are not cleared automatically when the interrupt generating event is no longer present. The interrupt bit needs to be cleared explicitly by the microcontroller. The INT pin goes high when all interrupt bits are cleared by the MCU (cleared on read) and the event does not persist. INT pin also goes high if all the interrupt bits are masked. If the interrupt bits are unmasked and if any of the interrupt bits are still set, the INT pin goes low again. Submit Document Feedback #### 7.4 Device Functional Modes These device can operate in two modes: pin mode or SPI mode. When the SPI/PIN pin is low, the device operates in pin mode. When the SPI/PIN pin is high, the device operates in SPI mode. The CQ driver control in either of the modes is described in Table 7-6. The DO driver control is described in Table 7-7. Additionally, if using SPI mode, both CQ and DO driver can be connected together to drive higher load currents. The settings for this configuration is described in Table 7-8 and CQ and DO Tracking mode. The recommended is to have the drivers in disabled state before changing the driver configuration settings including the driver modes, current limits and overcurrent blanking time. Table 7-6. CQ Control | Table 1-0. OQ OUTLIO | | | | | | | | | |----------------------|--------|-----|-------------------------------------|------|----------|----------|-------------------|--| | SPI/PIN | EN1 | TX1 | CQ_TX_MODE<br>= 11<br>(CQ Disabled) | CQ_Q | NPN Mode | PNP Mode | Push-Pull<br>Mode | | | | L/Open | L | Х | Х | Z | Z | Z | | | L | L/Open | Н | Х | X | Z | Z | Z | | | L | Н | L | Х | Х | Z | Н | Н | | | | | Н | Х | X | L | Z | L | | | | | L | 0 | 0 | Z | Z | Z | | | | | Н | | | Z | Z | Z | | | | L | L | | 1 | Z | Н | Н | | | | | Н | | | Z | Н | Н | | | Н | | L | | 0 | Z | Н | Н | | | | Н | Н | 1 | | L | Z | L | | | | П | L | | 1 | Z | Н | Н | | | | | Н | 1 | | Z | Н | Н | | | | Х | X | 1 | X | Z | Z | Z | | Table 7-7. DO Control When DO and CQ are set to track (DO\_CQ\_TRACK set to 1b, DO driver follows the CQ configuration and the DO configuration is ignored, including the driver modes, current limits and driver settings. | SPI/PIN | EN2 | TX2 | DO_MODE=11<br>(DO disabled) | DO_Q | NPN Mode | PNP Mode | Push-Pull<br>Mode | |---------|--------|-----|-----------------------------|------|----------|----------|-------------------| | | L/Open | L | Х | Х | Z | Z | Z | | ı | Н | Н | Х | Х | Z | Z | Z | | L | | L | Х | X | Z | Н | Н | | | 11 | Н | Х | Х | L | Z | L | | | | L | | 0 | Z | Z | Z | | | | Н | | U | Z | Z | Z | | | L | L | 1 | 1 | Z | Н | Н | | | | Н | 0 | l l | Z | Н | Н | | Н | | L | | 0 | Z | Н | Н | | | Н | Н | | U | L | Z | L | | | П | L | | 1 | Z | Н | Н | | | | Н | | l | Z | Н | Н | | | X | X | 1 | Х | Z | Z | Z | ### Table 7-8. DO Control (When DO\_CQ\_TRACK = 1b) When DO and CQ are set to track (DO CQ TRACK set to 1b, DO driver follows the CQ configuration and the DO configuration is ignored, including the driver modes, current limits and driver settings. | SPI/PIN | DO_CQ_TR<br>ACK=1b | EN2/TX2/<br>DO_MODE/<br>DO_CQ | EN1 | TX1 | CQ_TX_MO<br>DE=11<br>(CQ<br>disabled) | cQ_Q | NPN Mode<br>(Per CQ<br>COnfig) | PNP Mode<br>(Per CQ<br>COnfig) | Push-Pull<br>Mode (Per<br>CQ COnfig) | | | |---------|--------------------|-------------------------------|-----|-----|---------------------------------------|------|--------------------------------|--------------------------------|--------------------------------------|---|---| | | | | | L | | 0 | Z | Z | Z | | | | | | | L | , н | | | Z | Z | Z | | | | | | | | L | 0 | 1 | Z | Н | Н | | | | | | | | Н | | | Z | Н | Н | | | | Н | 1b | X | | L | L | | 0 | Z | Н | Н | | | | | | н | Н | | Н | | U | L | Z | L | | | | | | | L | 1 | Z | Н | Н | | | | | | | | Н | | ' | Z | Н | Н | | | | | | | Х | Х | 1 | Х | Z | Z | Z | | | Table 7-9. NPN, PNP and Push-Pull Mode Selection in Pin-Mode | SPI/PIN | CS/PP | SDI/NPN | CQ and DO Driver Mode | |---------|-------|---------|---------------------------------------------------| | | L | L | PNP | | L | L | Н | NPN | | | Н | X | Push-Pull | | Н | Х | Х | CQ and DO driver modes selected via SPI interface | #### 7.4.1 CQ and DO Tracking mode In SPI mode, CQ and DO output drivers can be set to sync with each using only the TX1 as the input and EN1 as the enable pin using the DO CQ TRACK bit setting. When this bit is enabled, both the drivers take TX1 as the input and are controlled by the EN1 enable pin. The following configurations go into effect when the DO CQ TRACK bit is set: - DO configuration settings are ignored and CQ configuration settings (overcurrent, blanking time, auto re-try, CQ Qimpact both the drivers - TX2 and EN2 input pins are ignored - If one of the drivers go into overcurrent or thermal faults, both the drivers are turned-off. - The interrupt and status bits of only the driver that go into the fault condition are set #### 7.5 SPI Programming When SPI/PIN is tied high, TIOL221 is in SPI mode. The SPI communication uses a standard SPI. Physically the digital interface pins are CS /PP (Chip select active-low), SDI/NPN (SPI Data In), SDO/NFLT2 (SPI Data Out) and SCK (SPI Clock). Each SPI transaction is initiated by a seven bit address with a R/W bit. The data shifted out on the SDO pin for the transaction always starts with the register 8'h01[7:0] which is the status register. This register provides the high-level status information about the device. The data byte which are the 'response' to the address and R/W byte are shifted out next. See Figure 7-5 and Figure 7-6 for SPI read and write frame diagrams for non-burst mode. See Figure 7-7 and Figure 7-8 for SPI read and write frame diagrams for burst mode. The SPI controller must generate clock and data signals in SPI MODE0 (clock polarity CPOL = 0 and clock phase CPHA = 0) to communicate with TIOL221. The SPI data input data on SDI is sampled on the low to high edge of SCK. The SPI output data on SDO is changed on the high to low edge of SCK. Figure 7-7. SPI Read (Burst mode) Figure 7-8. SPI Write (Burst mode) **ADVANCE INFORMATION** ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### **8.1 Application Information** When TIOL221 is connected to an IO-Link controller through a three or four wire interface (Figure 8-1), the controller can initiate communication and exchange data with a remote node with the TIOL221 IO-Link transceiver acting as a complete physical layer for the communication. ## 8.2 Typical Application Figure 8-1. Typical Application Schematic (SPI Mode) Figure 8-2. TIOL221 Application Schematic (Pin Mode) ### 8.2.1 Design Requirements TIOL221 IO-Link transceiver can be used to communicate using the IO-Link protocol, or as standard digital outputs to either sense or drive a wide range of sensors and loads. Table 8-1 shows recommended components for a typical system design. Table 8-1. Design Parameters | PARAMETERS | Design Requirement | TIOL221 Specification | |---------------------------------------------|----------------------|----------------------------------------------------------------| | Input voltage range (LP) | 24V (typ), 30V (max) | 7V to 36V | | Output current (CQ) | 200mA | Choose 250mA limit with R <sub>SET1</sub> = 27kΩ | | LDO Output voltage | 5V | VOUT = 5V By connecting VSEL=VOUT | | LDO output current | 5mA | I <sub>(VOUT):</sub> Up to 20mA | | Pull-up resistors for NFLT1, NFLT2 and WU | 10kΩ | 10kΩ | | LP decoupling capacitor | 0.1μF / 100V | 0.1μF / 100V | | VOUT output capacitor | 1μF / 10V | 1μF / 10V | | Maximum Ambient Temperature, T <sub>A</sub> | 105°C | TIOL221 can support up to $T_A$ of 125 °C if $T_J < T_{(SDN)}$ | Submit Document Feedback ### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Driving Capacitive Loads These devices are capable of driving capacitive loads on the CQ and DO outputs. Assuming a pure capacitive load without series/parallel resistance, the maximum capacitance that can be charged without triggering current fault can be calculated as: $$C_{LOAD} = \frac{[I_{O(LIM)} \times t_{SC}]}{V_{(L+)}}$$ (1) To drive higher capacitive loads and avoid overcurrent condition disabling the driver, the recommendation is to leave the corresponding $ILIM\_ADJx$ pin floating. With $ILIM\_ADJx$ pin floating, TIOL221 indicates overcurrent fault without blanking time delay ( $t_{SC}$ ) but does not disable the driver. Another approach is to drive high capacitive loads with a series resistor between the CQ output and the load to avoid overcurrent condition. Capacitive loads can be connected to LM or LP. #### 8.2.2.2 Driving Inductive Loads The TIOL221 is capable of magnetizing and demagnetizing large inductive loads. These devices contain internal circuitry that enables fast and safe demagnetization when configured as either P-switch or N-switch mode. In P-switch configuration, the load inductor L is magnetized when the driver (CQ or DO) output is driven high. When the PNP is turned off, there is a significant amount of negative inductive kick back at the driver output pin. This voltage is safely clamped internally at about −15V. Similarly, in N-switch configuration, the load inductor L is magnetized when the driver output is driven low. When the NPN is turned off, there is a significant amount of positive inductive kick back at the driver output pin. This voltage is safely clamped internally at about 15V. The equivalent protection circuits are shown in Figure 8-3 and Figure 8-4. The minimum value of the resistive load R can be calculated as: $$R = \frac{V_{(L+)}}{I_{O(LIM)}}$$ (2) Figure 8-3. P-Switch Mode Figure 8-4. N-Switch Mode #### 8.3 Power Supply Recommendations The TIOL221 transceiver is designed to operate from a 24V nominal supply at LP, which can vary by +12V and -17V from the nominal value to remain within the device recommended supply voltage range of 7V to 36V. This supply should be buffered with at least a 100nF/100V capacitor. ### 8.4 Layout #### 8.4.1 Layout Guidelines - Use of a 4-layer board is recommended for good heat conduction. Use layer 1 (top layer) for control signals, layer 2 as power ground layer for LM, layer 3 for the 24V supply plane (LP), and layer 4 for the regulated output supply (VOUT). - Connect the thermal pad to LM with maximum amount of thermal vias for best thermal performance. - Use entire planes for LP, VOUT and LM for minimum inductance. - The LP terminal must be decoupled to ground with a low-ESR ceramic decoupling capacitor. The recommended minimum capacitor value is 100nF. The capacitor must have a voltage rating of 50V minimum (100V depending on max sensor supply fault rating) and an X5R or X7R dielectric. - The optimum placement of the capacitor is closest to the transceiver's LP and LM terminals to reduce supply drops during large supply current loads. See Figure 8-5 for a PCB layout example. - Connect all open-drain control outputs via $10k\Omega$ pull-up resistors to the VOUT plane to provide a defined voltage potential to the system controller inputs when the outputs are high-impedance. - If using pin mode, connect the R<sub>SET</sub> resistor between ILIM\_ADJ1/2 and LM, as needed - Decouple the regulated output voltage at VOUT to ground with a low-ESR, ≥ 1µF, ceramic decoupling capacitor. The capacitor should have a voltage rating of 10V minimum and an X5R or X7R dielectric. ### 8.4.2 Layout Example Figure 8-5. Layout Example (SPI mode shown) ## 9 TIOL221 Registers Table 9-1 lists the memory-mapped registers for the TIOL221 registers. All register offset addresses not listed in Table 9-1 should be considered as reserved locations and the register contents should not be modified. Table 9-1. TIOL221 Registers | Address | Acronym | Register Name | Section | |---------|---------------|----------------------------------|---------| | 0h | INT | Interrupt | Go | | 1h | STATUS | Status | Go | | 2h | DEVICE_CONFIG | Device Configuration | Go | | 3h | CQ_CURLIM | CQ Driver Ccurrent Limit | Go | | 4h | CQ_CONFIG | CQ Configration | Go | | 5h | DIO_CONFIG | DIO Configuration | Go | | 6h | DO_CURLIM | DO Driver current limit | Go | | 7h | DEVICE_ID | Device ID | Go | | 8h | INT_MASK | Interrupt Mask | Go | | 9h | RESET_CONFIG | Reset pin configuration register | Go | Complex bit access types are encoded to fit into small table cells. Table 9-2 shows the codes that are used for access types in this section. Table 9-2. TIOL221 Access Type Codes | Access Type | Code | Description | | | | | |------------------------|------------|----------------------------------------|--|--|--|--| | Read Type | | | | | | | | R | R | Read | | | | | | RC | R<br>C | Read<br>to Clear | | | | | | Write Type | Write Type | | | | | | | W | W | Write | | | | | | Reset or Default Value | | | | | | | | -n | | Value after reset or the default value | | | | | ## 9.1 INT Register (Address = 0h) [Reset = 00h] INT is shown in Figure 9-1 and described in Table 9-3. Return to the Summary Table. Interrupt registers reflect current status of various fault conditions. Interrupt registers are not cleared automatically after the fault clears. They are cleared on read if the fault condition does not exist Figure 9-1. INT Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|------------------|------------------|---------|----------|-----------|-----------| | TSD_INT | WU_INT | DO_FAULT_IN<br>T | CQ_FAULT_IN<br>T | LPW_INT | RESERVED | UV_V5_INT | TEMP_WARN | | RC-0b | RC-0b | RC-0b | RC-0b | RC-0b | R-0b | RC-0b | RC-0b | Table 9-3. INT Register Field Descriptions | | Table 3-3. INT Register Field Descriptions | | | | | | | |---|--------------------------------------------|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | E | 3it | Field | Туре | Reset | Description | | | | | 7 | TSD_INT | RC | 0b | Thermal shutdown interrupt bit. This bit is not cleared automatically when the fault is cleared. The bit is cleared on read if the fault does not exist anymore 0b = The device is not in thermal shutdown 1b = The device has entered thermal shutdown | | | | | 6 | WU_INT | RC | 0b | This bit is set when an IO-link wake-up condition is detected on CQ. 0b = No wake-up detected 1b = Wake-up detected | | | | | 5 | DO_FAULT_INT | RC | 0b | This bit is set when DO driver fault occurs (overcurrent or thermal) 0b = No fault on DO driver 1b = DO driver fault has occured | | | | , | 4 | CQ_FAULT_INT | RC | 0b | This bit is set when CQ driver fault occurs (overcurrent or thermal) 0b = No fault on CQ driver 1b = CQ driver fault has occured | | | | | 3 | LPW_INT | RC | 0b | This bit is set when LP goes below the warning threshold 0b = LP above the warning threshold 1b = LP below the warning threshold | | | | | 2 | RESERVED | R | 0b | Reserved | | | | | 1 | UV_V5_INT | RC | 0b | Undervoltage on the V5IN supply input 0b = No UV fault on V5IN 1b = UV fault on V5IN | | | | | 0 | TEMP_WARN | RC | 0b | Thermal warning interrupt 0b = No thermal warning 1b = Thermal warning limit reached | | | Product Folder Links: TIOL221 ## 9.2 STATUS Register (Address = 1h) [Reset = 00h] STATUS is shown in Figure 9-2 and described in Table 9-4. Return to the Summary Table. Status registers reflect current status of various fault conditions. They are read-only and cleared automatically when the fault is cleared. Note: Soft reset does not reset the STATUS register bits as they reflect the current status of the faults. It is recommended to read the MSB byte when reading the STATUS register because the POR recovery bit is cleared by the time LSB byte is transferred to data output Figure 9-2. STATUS Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------|------|----------|----------|----------|-------|-------------|-----------| | POR_RECOVE<br>RY | TSD | DI_LEVEL | DO_FAULT | CQ_FAULT | UV_V5 | CQ_RX_LEVEL | TEMP_WARN | | RC-0b | R-0b **Table 9-4. STATUS Register Field Descriptions** | | lable 9-4. STATUS Register Field Descriptions | | | | | | | |-----|-----------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Type | Reset | Description | | | | | 7 | POR_RECOVERY | RC | 0b | The bit is set when the device recovers from POR event. The bit is cleared on read 0b = The device is operating normally 1b = The device has recovered from POR event | | | | | 6 | TSD | R | Ob | The bit reflects the status of thermal shutdown. The bit is automatically cleared when temperature falls below thermal shutdown threshold 0b = No thermal shutdown 1b = Part in thermal shutdown | | | | | 5 | DI_LEVEL | R | 0b | This bit is set when DI voltage is logic high and cleared when DI voltage is logic low Note: This bit is invalid if DI_DIS bit is set to 1. 0b = 0x0 1b = 0x1 | | | | | 4 | DO_FAULT | R | 0b | The bit reflects the status of DO drive fault 0b = No fault at DO pin 1b = Fault at DO pin | | | | | 3 | CQ_FAULT | R | 0b | This bit reflects the status of the CQ driver fault 0b = No fault at CQ pin 1b = Fault at CQ pin | | | | | 2 | UV_V5 | R | 0b | This bit reflects the status of the UV condition at the V5IN pin 0b = V5IN voltage above UVLO threshold 1b = V5IN below UVLO threshold | | | | | 1 | CQ_RX_LEVEL | R | Ob | This bit is set when CQ voltage is logic high and cleared when CQ voltage is logic low. Note: This bit is invalid if CQ_RX_DIS bit is set to 1. 0b = 0x0 1b = 0x1 | | | | | 0 | TEMP_WARN | R | 0b | Shows the status of the device temperature above or below the temperature warning threshold 0b = No temprature warning 1b = Device temperature is above the warning threshold | | | | ## 9.3 DEVICE\_CONFIG Register (Address = 2h) [Reset = 00h] DEVICE\_CONFIG is shown in Figure 9-3 and described in Table 9-5. Return to the Summary Table. Device level configuration registers ## Figure 9-3. DEVICE\_CONFIG Register ## Table 9-5. DEVICE\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SOFT_RESET | R/W | 0b | Resets all registers to their defaults. Note: The status and interrupt bits may still be set depending upon the corresponding fault status. 0b = No reset 1b = Resets the deive configuration | | 6 | WU_DIS | R/W | 0b | 0b = CQ can recognize wake-up pulse<br>1b = CQ ignores the wake-up pulse | | 5 | DO_CQ_TRACK | R/W | 0b | If the bit is set, DO and CQ drivers both track together as a function of the TX input and CQ_CONFIG setting. 0b = DO and CQ drivers are independent 1b = DO and CQ drivers track as a function of the TX input | | 4 | IOLINK_5MA_PD | R/W | 0b | Enables 5mA pull-down current ILLM at both CQ and DO drivers when the respective driver is disabled. Note: CQ_CUR_LIM and DO_CUR_LIM limit needs to be set to 500mA to enable this respectivly at CQ and DO. 0b = 5mA (min) pull-down current disabled 1b = 5mA (min) pull-down current enabled when the respective driver is disabled | | 3 | DI_RX_FILTER | R/W | Ob | Turns on or off the RX glitch filter on the DI line 0b = DI glitch filter disabled 1b = DI glitch filter enabled | | 2 | CQ_RX_FILTER | R/W | Ob | Turns on or off the RX glitch filter on the CQ line 0b = CQ RX glitech filter disabled 1b = CQ RX glitch filter enabled | | 1 | T_UVLO | R/W | Ob | UVLO auto-recovery time 0b = 0.5 ms (typ) 1b = 30 ms (typ) | | 0 | INT_TOG | R/W | Ob | Enables interrupt pin toggling 0b = Interrupt pin set to active low 1b = Interrupt pin set to toggle with 200us period and 50% duty cycle | # 9.4 CQ\_CURLIM Register (Address = 3h) [Reset = 20h] CQ\_CURLIM is shown in Figure 9-4 and described in Table 9-6. Return to the Summary Table. CQ Driver current limit and auto-retry configuration ### Figure 9-4. CQ\_CURLIM Register Table 9-6. CQ\_CURLIM Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 1 | | • | | 7-5 | CQ_CUR_LIM | R/W | 001b | Sets current limits<br>000b = 35 mA (min)<br>001b = 50 mA (min)<br>010b = 100 mA (min)<br>011b = 150 mA (min)<br>100b = 200 mA (min)<br>101b = 250 mA (min)<br>110b = 300 mA (min)<br>111b = 500 mA (min) | | 4-3 | CQ_BL_TIME | R/W | 00b | Sets current blanking time 00b = 200 µs (typ) 01b = 500 µs (typ) 10b = 5 ms (typ) 11b = 0 s (no blanking time) | | 2-1 | CQ_RETRY_TIME | R/W | 00b | Sets auto re-try time<br>00b = 50 ms (typ)<br>01b = 100 ms (typ)<br>10b = 200 ms (typ)<br>11b = 500 ms (typ) | | 0 | CQ_AUTO_RETRY_EN | R/W | Ob | Enable auto re-try. When enabled the driver gets disabled after blanking time and re-enabled after the retry time. When auto retry is disabled, the driver stays enabled and shut off only after thermal shutdown NOTE: It is not recommended to enable auto retry when blanking time is configured to 2b11 (no blanking time) . 0b = Disabled 1b = Enabled | # 9.5 CQ\_CONFIG Register (Address = 4h) [Reset = 0Ch] CQ\_CONFIG is shown in Figure 9-5 and described in Table 9-7. Return to the Summary Table. CQ configration registers for PNP/NPN modes and weak pull-up/down ## Figure 9-5. CQ\_CONFIG Register | | | | _ | | | | | |------|------|-------------------|-------------------|--------|-------|--------|--------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RESE | RVED | CQ_WEAK_PD<br>_EN | CQ_WEAK_PU<br>_EN | CQ_TX_ | _MODE | CQ_Q | RX_DIS | | R-( | )b | R/W-0b | R/W-0b | R/W- | -11b | R/W-0b | R/W-0b | Table 9-7. CQ\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R | 0b | Reserved | | 5 | CQ_WEAK_PD_EN | R/W | Ob | Configures the weak pull-down on CQ when the driver is disabled 0b = Weak pull-down disabled 1b = Weak pull-down enabled | | 4 | CQ_WEAK_PU_EN | R/W | Ob | Configures the weak pull-up on CQ when the driver is disabled 0b = Weak pull-up disabled 1b = Weak pull-up enabled | | 3-2 | CQ_TX_MODE | R/W | 11b | Configures the driver transmission mode 00b = PNP mode 01b = Push-pull mode 10b = NPN mode 11b = Driver disabled | | 1 | CQ_Q | R/W | 0b | CQ driver output logic 0b = CQ is in high-impedance when EN1 is low (or CQ_DIS is low) 1b = CQ driver outputs logic high in push-pull or PNP mode and is turned-off in NPN mode | | 0 | RX_DIS | R/W | Ob | Configures the RX of the CQ line 0b = RX is enabled 1b = RX is disabled | Product Folder Links: T/OL221 # 9.6 DIO\_CONFIG Register (Address = 5h) [Reset = 0Ch] DIO\_CONFIG is shown in Figure 9-6 and described in Table 9-8. Return to the Summary Table. # Figure 9-6. DIO\_CONFIG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-------------------|-------------------|-------------------|------|-----|--------|--------| | DI_WEAK_PD_<br>EN | DI_WEAK_PU_<br>EN | DO_WEAK_PD<br>_EN | DO_WEAK_PU<br>_EN | DO_M | ODE | DO_Q | DI_DIS | | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W- | 11b | R/W-0b | R/W-0b | #### Table 9-8. DIO\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DI_WEAK_PD_EN | R/W | 0b | Configures the weak pull-down on DI 0b = Weak pull-down disabled 1b = Weak pull-down enabled | | 6 | DI_WEAK_PU_EN | R/W | 0b | Configures the weak pull-up on DI 0b = Weak pull-up disabled 1b = Weak pull-up enabled | | 5 | DO_WEAK_PD_EN | R/W | 0b | Configures the weak pull-down on DO when the driver is disabled 0b = Weak pull-down disabled 1b = Weak pull-down enabled | | 4 | DO_WEAK_PU_EN | R/W | 0b | Configures the weak pull-up on DO when the driver is disabled 0b = Weak pull-up disabled 1b = Weak pull-up enabled | | 3-2 | DO_MODE | R/W | 11b | Configures the DO driver transmission mode 00b = PNP mode 01b = Push-pull mode 10b = NPN mode 11b = Driver disabled | | 1 | DO_Q | R/W | 0b | DO driver output logic 0b = DO is in high-impedance when EN2 is low (or DO_DIS is low) 1b = DO driver outputs logic high in push-pull or PNP mode and is turned-off in NPN mode | | 0 | DI_DIS | R/W | 0b | Configures the DI receiver 0b = DI is enabled 1b = DI is disabled | # 9.7 DO\_CURLIM Register (Address = 6h) [Reset = 20h] DO\_CURLIM is shown in Figure 9-7 and described in Table 9-9. Return to the Summary Table. DO Driver current limit and auto-retry configuration #### Figure 9-7. DO\_CURLIM Register Table 9-9. DO\_CURLIM Register Field Descriptions | | Table 5-5. Do_ook_lim register Field Descriptions | | | | | | | |-----|---------------------------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | 7-5 | DO_CUR_LIM | R/W | 001b | Sets current limits<br>000b = 35 mA (min)<br>001b = 50 mA (min)<br>010b = 100 mA (min)<br>011b = 150 mA (min)<br>100b = 200 mA (min)<br>101b = 250 mA (min)<br>110b = 300 mA (min)<br>111b = 500 mA (min) | | | | | 4-3 | DO_BL_TIME | R/W | 00Ь | Sets current blanking time. NOTE: It is not recommended to configure 0b11 (no blanking time) when Auto retry is enabled. 00b = 200 µs (typ) 01b = 500 µs (typ) 10b = 5 ms (typ) 11b = 0 s (no blanking time) | | | | | 2-1 | DO_RETRY_TIME | R/W | 00Ь | Sets auto re-try time NOTE: It is not recommended to enable auto retry when blanking time is configured to 2b11 (no blanking time) . 00b = 50 ms (typ) 01b = 100 ms (typ) 10b = 200 ms (typ) 11b = 500 ms (typ) | | | | | 0 | DO_RETRY_EN | R/W | 0b | Enable auto re-try 0b = Disabled 1b = Enabled | | | | Product Folder Links: TIOL221 # 9.8 DEVICE\_ID Register (Address = 7h) [Reset = 01h] DEVICE\_ID is shown in Figure 9-8 and described in Table 9-10. Return to the Summary Table. # Figure 9-8. DEVICE\_ID Register # Table 9-10. DEVICE\_ID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|----------------------------------------------------------| | 7-3 | RESERVED | R | 0b | Reserved | | 2-0 | Revision ID | R | 1 | Indicates the device revision number 001b = 1st revision | ## 9.9 INT\_MASK Register (Address = 8h) [Reset = 00h] INT\_MASK is shown in Figure 9-9 and described in Table 9-11. Return to the Summary Table. Interrupt masking registers. When an interrupt is masked, the interrupt pin does not indicate the interrupt but the interrupt register is still updated to indicate the interrupt. #### Figure 9-9. INT\_MASK Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------|-------------|-----------------------|-----------------------|------------------|----------|--------------------|--------------------| | TSD_INT_MAS<br>K | WU_INT_MASK | DO_FAULT_IN<br>T_MASK | CQ_FAULT_IN<br>T_MASK | LPW_INT_MAS<br>K | RESERVED | UV_V5_INT_M<br>ASK | TEMP_WARN_<br>MASK | | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R-0b | R/W-0b | R/W-0b | Table 9-11. INT\_MASK Register Field Descriptions | Table 3-11. INT_INACK Register Field Descriptions | | | | | | | |---------------------------------------------------|-------------------|------|-------|------------------------------------------------|--|--| | Bit | Field | Туре | Reset | Description | | | | 7 | TSD_INT_MASK | R/W | 0b | 0b = Interrupt active<br>1b = Interrupt masked | | | | 6 | WU_INT_MASK | R/W | 0b | 0b = Interrupt active<br>1b = Interrupt masked | | | | 5 | DO_FAULT_INT_MASK | R/W | 0b | 0b = Interrupt active<br>1b = Interrupt masked | | | | 4 | CQ_FAULT_INT_MASK | R/W | 0b | 0b = Interrupt active<br>1b = Interrupt masked | | | | 3 | LPW_INT_MASK | R/W | 0b | 0b = Interrupt active<br>1b = Interrupt masked | | | | 2 | RESERVED | R | 0b | Reserved | | | | 1 | UV_V5_INT_MASK | R/W | 0b | 0b = Interrupt active<br>1b = Interrupt masked | | | | 0 | TEMP_WARN_MASK | R/W | 0b | 0b = Interrupt active<br>1b = Interrupt masked | | | Product Folder Links: TIOL221 # 9.10 RESET\_CONFIG Register (Address = 9h) [Reset = 00h] RESET\_CONFIG is shown in Figure 9-10 and described in Table 9-12. Return to the Summary Table. Configures the behavior of the RESET pin #### Figure 9-10. RESET\_CONFIG Register # Table 9-12. RESET\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESET_SEL | R/W | 00b | Selects the what events will activate the reset output 00b = Both UVLP and UVOUT 01b = UVLP 10b = UVOUT 11b = Reserved | | 5 | RESET_POL | R | 0b | Selects between active low and active high configuration for reset output 0b = Pin output low (active-low) 1b = Pin output high (active-high) | | 4-0 | RESERVED | R | 0b | Reserved | # 10 Device and Documentation Support #### 10.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 10.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 10.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 10.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 10.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 11 Revision History | DATE | REVISION | NOTES | |----------------|----------|-----------------| | September 2024 | * | Initial release | # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TIOL221 # 12.1 Tape and Reel Information | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | | | | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TIOL221RGER | VQFN | RGE | 24 | 5000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | TIOL221RGER | VQFN | RGE | 24 | 5000 | 360.0 | 360.0 | 36.0 | Submit Document Feedback #### 12.2 Mechanical Data # **PACKAGE OUTLINE** # RGE0024H VQFN - 1 mm max height - NOTES: - All linear dimensions are in millimeters. Any dimensions inrpathesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circboard for thermal and mechanical performance. www.ti.com # **EXAMPLE BOARD LAYOUT** # RGE0024H VQFN - 1 mm max height NOTES: (continued) - This package is designed to be soldered to a thermal pad the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Solder mask tolerances between and around signal pads can variated on board fabrication site. www.ti.com #### **EXAMPLE STENCIL DESIGN** # RGE0024H VQFN - 1 mm max height NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and roundedrners may offer better paste release. IPC-7525 may have alternate design recommendations.. www.ti.com YAH0025-C01 # **PACKAGE OUTLINE** ## DSBGA - 0.4 mm max height DIE SIZE BALL GRID ARRAY #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Submit Document Feedback #### **EXAMPLE BOARD LAYOUT** #### YAH0025-C01 #### DSBGA - 0.4 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009). # **EXAMPLE STENCIL DESIGN** # YAH0025-C01 #### DSBGA - 0.4 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. Submit Document Feedback www.ti.com 13-Sep-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | PTIOL221RGER | ACTIVE | VQFN | RGE | 24 | 5000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated