

# TPS4813-Q1 100V Low IQ Automotive High-Side Driver With Low-Power Mode and **Adjustable Load Wakeup Trigger**

### 1 Features

- AEC-Q100 automotive qualified for grade 1 temperature
  - Device temperature grade 1: –40°C to +125°C ambient operating temperature range
- **Functional Safety-Capable** 
  - Documentation available to aid functional safety system design
- 3.5V to 95V input range (100V absolute maximum)
- Reverse input protection down to -65 V
- Integrated 11V charge pump
- Low quiescent current, 35µA in low power mode  $(\overline{LPM} = Low)$
- Low  $1\mu A$  (typ) shutdown current (EN/UVLO = Low)
- Strong gate drive (G1PU/G1PD: 1.69A src and 2A sink)
- Adjustable short-circuit protection (ISCP) with adjustable response time (TMR) and fault flag output (FLT)
- Fast transition from low power mode to active mode with WAKE indication
  - 8µs switch over time from low power path to main path by external LPM trigger (low to high)
  - Adjustable load wakeup threshold (I<sub>I WI</sub>) with (6µs) switchover from low power path to main path
- Fault indication (FLT) during short-circuit fault, charge pump undervoltage, and input undervoltage
- Adjustable input undervoltage lockout (UVLO)
- Short-circuit comparator diagnosis (SCP TEST)

## 2 Applications

- Automotive 48V Li-Ion
- Power distribution box



Always ON Automotive e-Fuse

### 3 Description

The TPS48130-Q1 is a 100V low IQ smart high side driver with protection and diagnostics. With wide operating voltage range of 3.5V-95V, the device is designed for 12V, 24V, and 48V system designs. The device can withstand and protect the loads from negative supply voltages down to -65V.

TPS48130-Q1 has integrated two gate drives with 1.69A source and 2A sink capacity to drive MOSFETs in the main path and 165µA source and 2A sink capacity for the low power path.

In the low power mode with  $\overline{LPM}$  = Low, the low power path FET is kept ON and the main FETs are turned OFF. The device consumes low Io of 35µA (typ) in this mode. Auto load wakeup threshold to enter into active state can be adjusted using ISCP/LWU pin. IO reduces to 1µA (typ) with EN/UVLO

The device provides adjustable short circuit protection using MOSFET VDS sensing or by using an external R<sub>SNS</sub> resistor. Auto-retry and latch-off fault behavior can be configured. The device also features diagnosis of the internal short circuit comparator using external control on SCP TEST input.

The TPS48130-Q1 is available in a 19-pin VSSOP package.

**Package Information** 

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
| TPS48130-Q1 | DGX (VSSOP, 19)        | 5.1mm × 3.0mm               |

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Always ON Automotive e-Fuse Driving Back-to-**Back FETs** 



# **Table of Contents**

| 1 Features                                            | 1              |
|-------------------------------------------------------|----------------|
| 2 Applications                                        | 1              |
| 3 Description                                         | 1              |
| 4 Pin Configuration and Functions                     |                |
| 5 Specifications                                      |                |
| 5.1 Absolute Maximum Ratings                          |                |
| 5.2 ESD Ratings                                       |                |
| 5.3 Recommended Operating Conditions                  |                |
| 5.4 Thermal Information                               |                |
| 5.5 Electrical Characteristics                        | 6              |
| 5.6 Switching Characteristics                         | <mark>7</mark> |
| 5.7 Typical Characteristics                           | 9              |
| 6 Parameter Measurement Information                   | 11             |
| 7 Detailed Description                                | 13             |
| 7.1 Overview                                          |                |
| 7.2 Functional Block Diagram                          | 13             |
| 7.3 Feature Description                               |                |
| 7.4 Device Functional Modes                           | 23             |
| 8 Application and Implementation                      | 28             |
| 8.1 Application Information                           |                |
| 8.2 Typical Application 1: Driving Power At All Times |                |
| (PAAT) Loads With Automatic Load Wakeup               | 28             |

| 8.3 Typical Application 2: Driving Power At All Times |      |
|-------------------------------------------------------|------|
| (PAAT) Loads With Automatic Load Wakeup and           |      |
| Output Bulk Capacitor Charging                        | 33   |
| 8.4 TIDA-020065: Automotive Smart Fuse                |      |
| Reference Design Driving Power At All Times           |      |
| (PAAT) Loads With Automatic Load Wakeup,              |      |
| Output Bulk Capacitor Charging, Bi-directional        |      |
| Current Sensing and Software I <sup>2</sup> t         | 36   |
| 8.5 Power Supply Recommendations                      | 36   |
| 8.6 Layout                                            | . 37 |
| 9 Device and Documentation Support                    | 40   |
| 9.1 Receiving Notification of Documentation Updates   | 40   |
| 9.2 Support Resources                                 | . 40 |
| 9.3 Trademarks                                        | 40   |
| 9.4 Electrostatic Discharge Caution                   | 40   |
| 9.5 Glossary                                          | 40   |
| 10 Revision History                                   | . 40 |
| 11 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 40 |
|                                                       |      |



# 4 Pin Configuration and Functions



Figure 4-1. DGX Package, VSSOP 19-Pin (Top View)

**Table 4-1. Pin Functions** 

|          | PIN | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO. | ITPE(')             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| EN/UVLO  | 1   | ı                   | EN/UVLO input. A voltage on this pin above $V_{(ENR)}$ enables normal operation. If EN/UVLO is below $V_{(ENF)}$ then gate drives are turned OFF and $\overline{FLT}$ asserts low. Forcing this pin below $V_{(ENF)}$ (0.3V) shuts down the device reducing quiescent current. Optionally connect to the input supply through a resistive divider to set the undervoltage lockout. When EN/UVLO is left floating an internal pulldown of 100nA pulls EN/UVLO low and keeps the device in OFF state. |
| LPM      | 2   | ı                   | Low power mode input. When driven high, the devices enter into active mode. When driven low, the devices enter into low power mode.  LPM has an internal weak pull down of 100nA to GND to keep G2 high when LPM is left floating.                                                                                                                                                                                                                                                                  |
| INP      | 3   | I                   | Input signal for external FET control. CMOS compatible input reference to GND that sets the state of G1PD and G1PU pins.  INP has an internal weak pull down of 100nA to GND to keep G1PD pulled to SRC when INP is left floating.                                                                                                                                                                                                                                                                  |
| WAKE     | 4   | 0                   | Open drain wake output. This pin asserts low when the device enters into active mode (when $\overline{\text{LPM}}$ is driven high or when a load wake up event has occurred).                                                                                                                                                                                                                                                                                                                       |
| FLT      | 5   | 0                   | Open drain fault output. This pin asserts low during short circuit fault, charge pump UVLO, input UVLO and during SCP comparator diagnosis. If FLT feature is not desired then connect it to GND.                                                                                                                                                                                                                                                                                                   |
| GND      | 6   | G                   | Connect GND to system ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| CS_SEL   | 7   | _                   | Reserved for future use. Connect to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ISCP/LWU | 8   | I                   | Short circuit detection and load wakeup threshold setting.  SCP control for G1 during active mode (LPM = high) and load wakeup control on G2 during low power mode (LPM = low).                                                                                                                                                                                                                                                                                                                     |
| TMR      | 9   | 1                   | Fault timer input. A capacitor across TMR pin to GND sets the times for fault turnoff. Leave it open for fastest setting (<10µs). Connect ISCP/LWU and TMR pin to GND to disable overcurrent protection.                                                                                                                                                                                                                                                                                            |



## **Table 4-1. Pin Functions (continued)**

|          | PIN | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                            |
|----------|-----|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO. | I I PE(')           | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                            |
| SCP_TEST | 10  | I                   | Internal short circuit comparator (SCP) diagnosis input.  When SCP_TEST is driven low to high with INP pulled high, the internal SCP comparator operation is checked. FLT goes low and G1PD gets pulled to SRC if SCP comparator is functional.  Connect SCP_TEST pin to GND if this feature is not desired.  SCP TEST has an internal weak pull down of 100nA to GND. |
| G2       | 11  | 0                   | Low power mode FET gate drive output. It has 165µA pullup and 2A sink capacity.                                                                                                                                                                                                                                                                                        |
| BST      | 12  | 0                   | High side bootstrapped supply. An external capacitor with a minimum value of $>Q_{g(tot)}$ of the external FET must be connected between this pin and SRC.                                                                                                                                                                                                             |
| SRC      | 13  | 0                   | Source connection of the external FET.                                                                                                                                                                                                                                                                                                                                 |
| G1PD     | 14  | 0                   | High current gate driver pulldown. This pin pulls down to SRC. For the fastest turnoff, tie this pin directly to the gate of the external high side MOSFET.                                                                                                                                                                                                            |
| G1PU     | 15  | 0                   | High current gate driver pullup. This pin pulls up to BST. Connect this pin to G1PD for maximum gate drive transition speed. A resistor can be connected between this pin and the gate of the external MOSFET to control the in-rush current during turnon.                                                                                                            |
| CS-      | 17  | I                   | Current sense negative input.                                                                                                                                                                                                                                                                                                                                          |
| CS+      | 18  | I                   | Current sense positive input.                                                                                                                                                                                                                                                                                                                                          |
| N.C      | 19  | _                   | No connect.                                                                                                                                                                                                                                                                                                                                                            |
| VS       | 20  | Р                   | Supply pin of the controller.                                                                                                                                                                                                                                                                                                                                          |

<sup>(1)</sup> I = input, O = output, I/O = input and output, P = power, G = ground



### 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                               |                                                                          | MIN               | MAX                       | UNIT |
|---------------------------------------------------------------|--------------------------------------------------------------------------|-------------------|---------------------------|------|
|                                                               | VS, CS+, CS- to GND                                                      | -65               | 100                       |      |
|                                                               | SRC to GND                                                               | -65               | 100                       |      |
|                                                               | G1PU, G1PD, G2, BST to SRC                                               | -0.3              | 19                        | V    |
| January Dina                                                  | ISCP/LWU, TMR, SCP_TEST to GND                                           | -0.3              | 5.5                       | V    |
| Input Pins                                                    | EN/UVLO, $\overline{\text{LPM}}$ , INP, CS_SEL, $V_{(VS)} > 0 \text{ V}$ | -1                | 70                        |      |
|                                                               | EN/UVLO, $\overline{LPM}$ , INP, CS_SEL, $V_{(VS)} \le 0 \text{ V}$      | V <sub>(VS)</sub> | (70 + V <sub>(VS)</sub> ) |      |
|                                                               | CS+ to CS-                                                               | -1                | 100                       | V    |
| CS+ t<br>FLT, V                                               | FLT, WAKE to GND                                                         | -1                | 20                        | V    |
| Sink current                                                  | I <sub>(FLT)</sub> , I <sub>(WAKE)</sub>                                 |                   | 10                        | mA   |
| Sink current                                                  | I <sub>(CS+),</sub> I <sub>(CS-),</sub> 1msec                            | -100              | 100                       | mA   |
| Output Pins                                                   | G1PU, G1PD, G2, BST to GND                                               | -65               | 112                       | V    |
| Operating junction temperature, T <sub>j</sub> <sup>(2)</sup> |                                                                          | -40               | 150                       | °C   |
| Storage temperature, 7                                        | T <sub>stg</sub>                                                         | <b>–</b> 55       | 150                       | C    |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 5.2 ESD Ratings

|                                            |                                                 |                                                         |            | VALUE | UNIT |
|--------------------------------------------|-------------------------------------------------|---------------------------------------------------------|------------|-------|------|
|                                            |                                                 | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> |            | ±2000 |      |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per<br>AEC Q100-011 | Corner pins (EN/UVLO, VS, SCP_TEST, G2)                 | ±750       | V     |      |
|                                            |                                                 | AEC Q100-011                                            | Other pins | ±500  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                |                                                        | MIN | NOM MAX | UNIT |
|----------------|--------------------------------------------------------|-----|---------|------|
|                | VS to GND                                              | 3.5 | 95      |      |
| Input Pins     | Minimum voltage on VS pin for Short Circuit Protection | 4   |         | V    |
|                | EN/UVLO, INP, LPM to GND                               | 0   | 65      |      |
| Output<br>Pins | FLT, WAKE to GND                                       | 0   | 15      | V    |
| External       | VS, SRC to GND                                         | 22  |         | nF   |
| Capacitor      | BST to SRC                                             | 0.1 |         | μF   |
| Tj             | Operating Junction temperature <sup>(2)</sup>          | -40 | 150     | °C   |

<sup>(1)</sup> Recommended Operating Conditions are conditions under which the device is intended to be functional. For specifications and test conditions, see Electrical Characteristics.

<sup>(2)</sup> High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

<sup>(2)</sup> High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

### **5.4 Thermal Information**

|                       |                                              | TPS4813-Q1 |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGX        | UNIT |
|                       |                                              | 19 PINS    |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 92.3       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 28.6       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 47.5       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.6        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 47.2       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 5.5 Electrical Characteristics

 $T_J = -40 \, ^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ .  $V_{(VS)} = 12 \, \text{V}$ ,  $V_{(BST-SRC)} = 11 \, \text{V}$ 

|                            | PARAMETER                                                         | TEST CONDITIONS                                                                                                        | MIN        | TYP  | MAX   | UNIT |
|----------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------|------|-------|------|
| SUPPLY VOLTAG              | SE                                                                |                                                                                                                        |            |      | •     |      |
| VS                         | Operating input voltage                                           |                                                                                                                        | 3.5        |      | 95    | V    |
| V <sub>(S_PORR)</sub>      | Input supply POR threshold, rising                                |                                                                                                                        | 1.86       | 2.55 | 3.29  | V    |
| V <sub>(S_PORF)</sub>      | Input supply POR threshold, falling                               |                                                                                                                        | 1.73       | 2.36 | 3.02  | V    |
|                            | Total System Quiescent current, I <sub>(GND)</sub> in Active mode | V <sub>(EN/UVLO)</sub> = V <sub>(LPM)</sub> = 2 V                                                                      |            | 43   | 55    | μΑ   |
| $I_{(Q)}$                  | Total System Quiescent current, I <sub>(GND)</sub>                | V <sub>(EN/UVLO)</sub> = 2 V, V <sub>(LPM)</sub> = 0 V                                                                 |            | 35   | 44    | μΑ   |
|                            | in low power mode                                                 | $V_{(EN/UVLO)} = 2 \text{ V, } V_{(LPM)} = 0 \text{ V, } -40^{\circ}\text{C}$<br>$\leq T_{J} \leq +85^{\circ}\text{C}$ |            |      | 43    | μΑ   |
| I <sub>(SHDN)</sub>        | SHDN current, I <sub>(GND)</sub>                                  | V <sub>(EN/UVLO)</sub> = 0 V, V <sub>(SRC)</sub> = 0 V                                                                 |            | 1    | 3.3   | μA   |
| I <sub>(REV)</sub>         | I <sub>(VS)</sub> leakage current during Reverse<br>Polarity      | V <sub>(VS)</sub> = -40 V                                                                                              | 11         | 13   | 23    | μA   |
| ENABLE, UNDER              | RVOLTAGE LOCKOUT (EN/UVLO), SHO                                   | RT CIRCUIT COMPARATOR TEST (SC                                                                                         | P_TEST) IN | PUT  |       |      |
| V <sub>(UVLOR)</sub>       | UVLO threshold voltage, rising                                    |                                                                                                                        | 1.176      | 1.23 | 1.287 | V    |
| V <sub>(UVLOF)</sub>       | UVLO threshold voltage, falling                                   |                                                                                                                        | 1.06       | 1.13 | 1.184 | V    |
| V <sub>(ENR)</sub>         | Enable threshold voltage for low lq shutdown, rising              |                                                                                                                        |            |      | 1     | V    |
| V <sub>(ENF)</sub>         | Enable threshold voltage for low lq shutdown, falling             |                                                                                                                        | 0.3        |      |       | V    |
| I <sub>(EN/UVLO)</sub>     | Enable input leakage current                                      | V <sub>(EN/UVLO)</sub> = 12 V                                                                                          |            | 180  | 309   | nA   |
| V <sub>(SCP_TEST_H)</sub>  | SCP test mode rising threshold                                    |                                                                                                                        |            |      | 2     | V    |
| V <sub>(SCP_TEST_L)</sub>  | SCP test mode falling threshold                                   |                                                                                                                        | 0.8        |      |       | V    |
| I <sub>(SCP_TEST)</sub>    | SCP_TEST input leakage current                                    |                                                                                                                        |            | 90   | 700   | nA   |
| CHARGE PUMP                | (BST-SRC)                                                         |                                                                                                                        |            |      |       |      |
| I <sub>(BST)</sub>         | Charge Pump Supply current                                        | V <sub>(BST - SRC)</sub> = 10 V, V <sub>(EN/UVLO)</sub> = 2 V                                                          | 196        | 345  | 484   | μA   |
| V <sub>(BST_UVLOR)</sub>   | V <sub>(BST - SRC)</sub> UVLO voltage threshold, rising           | V <sub>(EN/UVLO)</sub> = 2 V                                                                                           | 8.1        | 9    | 9.9   | V    |
| V <sub>(BST_UVLOF)</sub>   | V <sub>(BST - SRC)</sub> UVLO voltage threshold, falling          | V <sub>(EN/UVLO)</sub> = 2 V                                                                                           | 7.3        | 8.2  | 8.9   | V    |
| V <sub>(BST-SRC_ON)</sub>  | Charge Pump Turn ON voltage                                       | V <sub>(EN/UVLO)</sub> = 2 V                                                                                           | 9.3        | 10.3 | 11.4  | V    |
| V <sub>(BST-SRC_OFF)</sub> | Charge Pump Turn OFF voltage                                      | V <sub>(EN/UVLO)</sub> = 2 V                                                                                           | 10.4       | 11.6 | 12.8  | V    |
| V <sub>(BST-SRC)</sub>     | Charge Pump Voltage at V <sub>(VS)</sub> = 3.5 V                  | V <sub>(EN/UVLO)</sub> = 2 V                                                                                           | 9.1        | 10.5 | 11.62 | V    |
| V <sub>(G1_GOOD)</sub>     | G1 Good rising threshold                                          |                                                                                                                        | 5.5        | 7    | 8.3   | V    |
| V <sub>(G2_GOOD)</sub>     | G2 Good rising threshold                                          |                                                                                                                        | 5.5        | 7    | 8.3   | V    |



### **5.5 Electrical Characteristics (continued)**

 $T_J = -40 \, ^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ .  $V_{(VS)} = 12 \, \text{V}$ ,  $V_{(BST-SRC)} = 11 \, \text{V}$ 

|                                                    | PARAMETER                          | TEST CONDITIONS                             | MIN  | TYP  | MAX   | UNIT |
|----------------------------------------------------|------------------------------------|---------------------------------------------|------|------|-------|------|
| GATE DRIVER OU                                     | JTPUTS (G1PU, G1PD, G2)            |                                             |      |      |       |      |
| I <sub>(G2)</sub>                                  | G2 Source Current                  |                                             | 134  | 165  | 189   | μΑ   |
| I <sub>(G2)</sub>                                  | G2 Peak Sink Current               |                                             |      | 2    |       | Α    |
| I <sub>(G1PU)</sub>                                | Peak Source Current                |                                             |      | 1.69 |       | Α    |
| I <sub>(G1PD)</sub>                                | Peak Sink Current                  |                                             |      | 2    |       | Α    |
| SHORT CIRCUIT                                      | PROTECTION AND LOAD WAKE UP        | THRESHOLD (ISCP/LWU)                        |      |      |       |      |
| I <sub>SCP/LWU</sub>                               | SCP/LWU Input Bias current         |                                             | 8.4  | 10   | 12.33 | μΑ   |
| V <sub>(SCP_HS)</sub>                              | SCP threshold for HS configuration | V <sub>(ISCP)</sub> = 1.405 V, CS_SEL = 0 V | 277  | 300  | 332   | mV   |
| V <sub>(SCP/LWU)</sub>                             | SCP/LWU threshold                  | $R_{(ISCP/LWU)} = 140.5 \text{ k}\Omega$    |      | 300  |       | mV   |
|                                                    |                                    | $R_{(ISCP/LWU)} = 28 \text{ k}\Omega$       | 60   | 75   | 90    | mV   |
|                                                    |                                    | $R_{(ISCP/LWU)} = 10.5 \text{ k}\Omega$     | 32   | 40   | 48    | mV   |
|                                                    |                                    | $R_{(ISCP/LWU)} = 500 \Omega$               | 15   | 20   | 25    | mV   |
|                                                    |                                    | R <sub>(ISCP/LWU)</sub> = Open              |      |      | 757   | mV   |
| DELAY TIMER (T                                     | MR)                                |                                             |      |      |       |      |
| $I_{(TMR\_SRC\_CB)}$                               | TMR source current                 |                                             | 67   | 87   | 104   | μΑ   |
| I <sub>(TMR_SRC_FLT)</sub>                         | TMR source current                 |                                             | 1.4  | 2.73 | 3.8   | μΑ   |
| I <sub>(TMR_SNK)</sub>                             | TMR sink current                   |                                             | 2.17 | 2.8  | 3.4   | μΑ   |
| V <sub>(TMR_SC)</sub>                              |                                    |                                             | 0.93 | 1.1  | 1.2   | V    |
| $V_{(TMR\_LOW)}$                                   |                                    |                                             | 0.15 | 0.21 | 0.25  | V    |
| N <sub>(A-R Count)</sub>                           |                                    |                                             |      | 32   |       |      |
| INPUT CONTROL                                      | S (INP, LPM), FAULT (FLT) & WAKE F | FLAG (WAKE)                                 |      |      |       |      |
| $R_{(\overline{FLT}),}$ $R_{(WAKE)}$               | FLT, WAKE Pull-down resistance     |                                             | 53   | 82   | 106.6 | Ω    |
| I <sub>(FLT)</sub> , I <sub>(WAKE)</sub>           | FLT, WAKE Input leakage current    | 0 V ≤ V <sub>(FLT)</sub> ≤ 20 V             |      |      | 410   | nA   |
| $V_{(INP\_H)}, V_{(\overline{LPM}\_H)}$            |                                    |                                             |      |      | 2     | V    |
| $V_{(INP\_L)}, V_{(\overline{LPM}\_L)}$            |                                    |                                             | 0.8  |      |       | V    |
| I <sub>(INP)</sub> , I <sub>(<del>LPM</del>)</sub> | INP, LPM Input leakage current     |                                             |      | 89   | 206   | nA   |

# **5.6 Switching Characteristics**

 $T_J$  = -40 °C to +125°C.  $V_{(VS)}$  = 12 V,  $V_{(BST-SRC)}$  = 11 V

|                           | PARAMETER                                                                     | TEST CONDITIONS                                                                                                                                                                      | MIN  | TYP  | MAX  | UNIT |
|---------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>G1PU(INP_H)</sub>  | INP Turn ON propogation Delay                                                 | INP ↑ to G1PU ↑, C <sub>L</sub> = 47 nF                                                                                                                                              | 0.45 |      | 1.53 | μs   |
| t <sub>G1PD(INP_L)</sub>  | INP Turn OFF propogation Delay                                                | INP ↓ to G1PD ↓, C <sub>L</sub> = 47 nF                                                                                                                                              |      | 0.24 | 0.6  | μs   |
| t <sub>G2_ON(LPM)</sub>   | Active mode to LPM mode transition delay, G2 ON                               | □PM ↓ to G2 ↑                                                                                                                                                                        |      | 6.4  |      | μs   |
| t <sub>G1_OFF(LPM)</sub>  | Active mode to LPM mode transition delay, G1 OFF                              | $\overline{\text{LPM}}\downarrow$ , G2 $\uparrow$ (above $V_{\text{(G2\_GOOD)}}$ ) to G1 $\downarrow$ , WAKE $\uparrow$ , $C_{\text{L(G1)}} = 47 \text{ nF}$                         |      | 3.5  |      | μs   |
| t <sub>G2(WAKE_LPM)</sub> | LPM Mode to Active mode transition delay with $\overline{\text{LPM}}$ trigger | $\overline{\text{LPM}}\uparrow$ , G1 $\uparrow$ (above $V_{\text{(G1\_GOOD)}}$ ) to G2 $\downarrow$ , WAKE $\downarrow$ , $C_{L(G2)}$ = 47 nF, $V_{(\overline{\text{LPM}})}$ = 0 $V$ |      | 6.6  |      | μs   |
| t <sub>G1(WAKE_LPM)</sub> | LPM Mode to Active mode transition delay with LPM trigger                     | <u>IPM</u> ↑ to G1 ↑, C <sub>L</sub> = 47 nF                                                                                                                                         | 2    | 4.5  | 7.2  | μs   |
| t <sub>G2(WAKE_LWU)</sub> | LPM Mode to Active mode transition delay (G2 OFF) during Load wakeup          | $V_{(CS+-CS-)} \uparrow V_{(SCP/LWU)}$ , G1 $\uparrow$ (above $V_{(G1\_GOOD)}$ ) to G2 $\downarrow$ , WAKE $\downarrow$ , C <sub>L</sub> = 47 nF, $V_{(\overline{LPM})} = 0$ V       |      | 6.9  |      | μs   |
| t <sub>G1(WAKE_LWU)</sub> | LPM Mode to Active mode transition delay (G1 ON) during Load wakeup           | $V_{(CS+-CS-)} \uparrow V_{(SCP/LWU)}$ to G1 $\uparrow$ , C <sub>L</sub> = 47 nF, $V_{(\overline{LPM})} = 0$ V                                                                       |      |      | 3    | μs   |



# **5.6 Switching Characteristics (continued)**

 $T_J = -40$  °C to +125°C.  $V_{(VS)} = 12 \text{ V}, V_{(BST-SRC)} = 11 \text{ V}$ 

|                            | PARAMETER                                                                            | TEST CONDITIONS                                                                                                                                | MIN | TYP  | MAX  | UNIT |
|----------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| t <sub>PD(EN_OFF)</sub>    | EN Turn OFF Propogation Delay                                                        | EN ↓ to G1PD ↓, C <sub>L</sub> = 47 nF                                                                                                         | 2.2 | 4.6  | 6    | μs   |
| t <sub>PD(UVLO_OFF)</sub>  | UVLO Turn OFF Propogation Delay                                                      | UVLO $\downarrow$ to G1PD $\downarrow$ and $\overline{\text{FLT}}$ $\downarrow$ , C <sub>L</sub> = 47 nF                                       | 2.8 | 4.4  | 6    | μs   |
| t <sub>PD(VS_OFF)</sub>    | PD Turn OFF delay during input supply (VS) interruption                              | VS $\downarrow$ (cross VPORF) to G1PD $\downarrow$ , C <sub>L</sub> = 47 nF, INP = EN/UVLO = 2 V                                               | 25  | 42   | 69.5 | μs   |
| t <sub>PU(VS_ON)</sub>     | PU Turn ON delay during input supply (VS) recovery                                   | VS $\uparrow$ (cross VPORR) to PU $\uparrow$ , C <sub>L</sub> = 47nF, INP = EN/UVLO = 2 V, V, V <sub>(BST-SC)</sub> > V <sub>(BST_UVLOR)</sub> | 220 |      | 657  | μs   |
| t <sub>SC</sub>            | Hard Short-circuit protection propogation delay                                      | $V_{(CS+-CS-)}\uparrow V_{(SCP/LWU)}$ to G1PD $\downarrow$ , CL = 47 nF, C <sub>(TMR)</sub> = Open, LPM = 2 V                                  |     |      | 4    | μs   |
| t <sub>SC_PUS</sub>        | Short-circuit protection propogation delay during power up with output short circuit | C <sub>TMR</sub> = Open                                                                                                                        |     |      | 10   | μs   |
| t <sub>PD(FLT_SC)</sub>    | FLT assertion delay during short circuit                                             | $V_{(CS+-CS-)}\uparrow V_{(SCP/LWU)}$ to $\overline{FLT}\downarrow$ , $C_{(TMR)}=Open$                                                         |     | 10.5 | 15   | μs   |
| F <sub>ISCP</sub>          | ISCP Pulse current frequency                                                         |                                                                                                                                                |     | 1.18 |      | kHz  |
| t <sub>(FLT_BSTUVLO)</sub> | FLT assertion delay during Gate Drive UVLO                                           | $V_{(BST-SRC)} \downarrow V_{(BST\_UVLOF)}$ to $\overline{FLT} \downarrow$                                                                     |     | 28   |      | μs   |
| t <sub>(FLT_BSTUVLO)</sub> | FLT de-assertion delay during Gate<br>Drive UVLO                                     | $V_{(BST-SRC)} \uparrow V_{(BST\_UVLOR)}$ to $\overline{FLT} \uparrow$                                                                         |     | 17   |      | μs   |



### 5.7 Typical Characteristics



**Supply Voltage** 





Figure 5-6. Charge Pump UVLO Thresholds vs Temperature



# **5.7 Typical Characteristics (continued)**





### **6 Parameter Measurement Information**



Figure 6-1. System Wake to Active Mode From Low Power Mode by Load Wakeup





Figure 6-2. Active Mode to Low Power Mode by LPM Trigger



### 7 Detailed Description

### 7.1 Overview

The TPS48130-Q1 is a 100V low  $I_Q$  smart high side driver with protection and diagnostics. With wide operating voltage range of 3.5V–95V, the device is designed for 12V, 24V, and 48V system designs. The device can withstand and protect the loads from negative supply voltages down to –65V.

TPS48130-Q1 has integrated two gate drives with 1.69A source and 2A sink capacity to drive MOSFETs in the main path and 165µA source and 2A sink capacity for the low power path.

In the low power mode with  $\overline{\text{LPM}}$  = Low, the low power path FET is kept ON and the main FETs are turned OFF. The device consumes low I<sub>Q</sub> of 35µA (typical) in this mode. Auto load wakeup threshold to enter into active state can be adjusted using ISCP/LWU pin. I<sub>Q</sub> reduces to 1µA (typical) with EN/UVLO low.

The device features WAKE output pin to indicate the mode of operation (active/low power mode).

The device provides adjustable short circuit protection using MOSFET VDS sensing or by using an external R<sub>SNS</sub> resistor. Auto-retry and latch-off fault behavior can be configured. The device also features diagnosis of the internal short circuit comparator using external control on SCP\_TEST input.

The device indicates fault (FLT) on open drain output during short circuit, charge pump under voltage and input under voltage conditions.

The TPS48130-Q1 is available in a 19-pin VSSOP package.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Charge Pump and Gate Driver Output (VS, G1PU, G1PD, BST, SRC)

Figure 7-1 shows a simplified diagram of the charge pump and gate driver circuit implementation. The device houses a strong 1.69A/2A peak source/sink gate driver (G1) for main FET and  $165\mu$ A/2A peak source/sink current gate driver (G2) for bypass FET. The strong gate drivers enable paralleling of FETs in high power system designs ensuring minimum transition time in saturation region. A 11V,  $345\mu$ A charge pump is derived from VS terminal and charges the external boot-strap capacitor,  $C_{BST}$  that is placed across the gate driver (BST and SRC).

VS is the supply pin to the controller. With VS applied and EN/UVLO pulled high, the charge pump turns ON and charges the  $C_{BST}$  capacitor. After the voltage across  $C_{BST}$  crosses  $V_{(BST\_UVLOR)}$ , the GATE driver section is activated. The device has a 1V (typical) UVLO hysteresis to ensure chattering less performance during initial GATE turn ON. Choose  $C_{BST}$  based on the external FET  $Q_G$  and allowed dip during FET turn-ON. The charge pump remains enabled until the BST to SRC voltage reaches 11.8V, typically, at which point the charge pump is disabled decreasing the current draw on the VS pin. The charge pump remains disabled until the BST to SRC voltage discharges to 10V typically at which point the charge pump is enabled. The voltage between BST and SRC continue to charge and discharge between 11.8V and 10V as shown in the Figure 7-2.



Figure 7-1. Main FET Gate Driver



Figure 7-2. Charge Pump Operation

Use the following equation to calculate the initial gate driver enable delay:

$$T_{DRV\_EN} = \frac{C_{BST} \times V_{(BST\_UVLOR)}}{345 \,\mu\text{A}} \tag{1}$$

Where,

C<sub>BST</sub> is the charge pump capacitance connected across BST and SRC pins.

 $V_{(BST\ UVLOR)} = 9.5V\ (max).$ 

### 7.3.2 Capacitive Load Driving

Certain end equipments like automotive power distribution unit power different loads including other ECUs. These ECUs can have large input capacitances. If power to the ECUs is switched on in uncontrolled way, large inrush currents can occur and potentially damaging the power FETs.

To limit the inrush current during capacitive load switching, the following system design techniques can be used with TPS48130-Q1 device.

### 7.3.2.1 Using Low-Power Bypass FET (G2 Drive) for Load Capacitor Charging

In high-current applications where several FETs (Q1, Q2) are connected in parallel, the gate slew rate control for bypass FET (Q3) can be used to precharge the capacitive load with inrush current limiting.

The TPS48130-Q1 integrates gate driver (G2) with a dedicated control input ( $\overline{\text{LPM}}$ ). This feature can be used to drive a separate low power bypass FET (Q3) and precharge the capacitive load with inrush current limiting. Figure 7-3 shows the low power bypass FET implementation for capacitive load charging using TPS48130-Q1. An external capacitor  $C_g$  reduces the gate turn-ON slew rate and controls the inrush current.





Figure 7-3. Capacitor Charging Using Gate Slew Rate Control of Low-Power Bypass FET

During power up with EN/UVLO pulled high and  $\overline{LPM}$  pulled low >500 $\mu$ s time, the device turns ON Q3 by pulling G2 high with 165 $\mu$ A of source current and the main FETs (G1 gate drive) are kept OFF.

Use Equation 2 to calculate the I<sub>INRUSH</sub>:

$$I_{INRUSH} = C_{LOAD} \times \frac{V_{BATT}}{T_{charge}}$$
 (2)

Where,

C<sub>I OAD</sub> is the load capacitance.

VBATT is the input voltage and  $T_{\text{charge}}$  is the charge time.

Use Equation 3 to calculate the required  $C_q$  value.

$$C_{g} = \frac{C_{LOAD} \times I_{(G)}}{I_{INRIISH}}$$
 (3)

Where,

I<sub>(G)</sub> is 165μA (typical),

A series resistor  $R_g$  must be used in conjunction with  $C_g$  to limit the discharge current from  $C_g$  during turn-off. The recommended value for  $R_g$  is between  $220\Omega$  to  $470\Omega$ .

After the output capacitor is charged, main FETs can be controlled (G1 gate drive) and bypass FET (G2 gate drive) can be turned OFF by driving  $\overline{\text{LPM}}$  high externally. The main FETs (G1 gate drive) can now be turned ON by driving INP high.

Figure 7-4 shows application circuit to charge large output capacitors using low power bypass path in high current applications. This design involves a power resistor (R<sub>BYPASS</sub>) in series with bypass FET as shown in Figure 7-4.





Figure 7-4. TPS48130-Q1 Application Circuit for Capacitive Load Driving Using Low Power Bypass FET and Series Power Resistor (RBYPASS)

### Using Bypass Path for Load Capacitor Charging and Automatic Load Wakeup

TPS48130-Q1 supports load capacitor charging and automatic load wakeup functionality using a common bypass path. Use a resistor R<sub>BYPASS</sub> and a FET Q3 as shown in Figure 7-4.

During the load capacitor charging, the device senses VGS of the bypass FET Q3 by monitoring the voltage across G2 and SRC. Once the sensed threshold has reached  $V_{G2\_GOOD}$  threshold (7V typical) indicating the Q3 gate is enhanced (and load capacitor is charged) then the voltage across CS+ and CS- pins is monitored.

With this scheme, capacitor charging current ( $I_{INRUSH}$ ) can also be set at higher than load wakeup threshold ( $I_{LWU}$ ) as shown in Figure 7-5.





Figure 7-5. Timing Diagram for Output Bulk Capacitor Charging Using Bypass Path

Setting the load wakeup trigger threshold: During normal operation, the series power resistor  $R_{BYPASS}$  along with bypass FET  $R_{DSON}$  is used to set load wakeup current threshold.  $R_{BYPASS}$  can be selected using the following equation:

$$R_{\text{BYPASS}}\left(\Omega\right) = \frac{\left(2 \,\mu\text{A} \times R_{\text{ISCP}} + 19 \,\text{mV}\right)}{I_{\text{LWU}}} - R_{\text{DSON\_BYPASS}} \tag{4}$$

Where,

R<sub>ISCP</sub> is the resistor selected based on set short-circuit threshold using Equation 8.

I<sub>LWU</sub> is the desired load current wakeup threshold.

R<sub>DSON</sub> BYPASS is the R<sub>DSON</sub> of bypass FET.

R<sub>BYPASS</sub> also helps to limit the current as well as stress on Q3 during power up into short-circuit.

### 7.3.2.2 Using Main FET's (G1 Drive) Gate Slew Rate Control

In the applications where low power bypass path is not used, the cap charging can be done using main FET gate drive control.

For limiting inrush current during turn-ON of the main FET with capacitive loads, use  $R_1$ ,  $R_2$ ,  $C_1$  as shown in Figure 7-6. The  $R_1$  and  $C_1$  components slow down the voltage ramp rate at the gate of main FET. The FET source follows the gate voltage resulting in a controlled voltage ramp across the output capacitors.





Figure 7-6. Inrush Current Limiting

Use the Equation 5 to calculate the inrush current during turn-ON of the FET.

$$I_{INRUSH} = C_{LOAD} \times \frac{V_{BATT}}{T_{charge}}$$
 (5)

$$C_1 = \frac{0.63 \times V_{(BST - SRC)} \times C_{LOAD}}{R_1 \times I_{INRUSH}}$$
 (6)

Where.

C<sub>LOAD</sub> is the load capacitance.

VBATT is the input voltage and T<sub>charge</sub> is the charge time.

V<sub>(BST-SRC)</sub> is the charge pump voltage (11V),

Use a damping resistor  $R_2$  (~ 10 $\Omega$ ) in series with  $C_1$ . Equation 6 can be used to compute required  $C_1$  value for a target inrush current. A 100k $\Omega$  resistor for  $R_1$  can be a good starting point for calculations.

Connecting G1PD pin of TPS48130-Q1 directly to the gate of the external FET ensures fast turn-OFF without any impact of  $R_1$  and  $C_1$  components.

 $C_1$  results in an additional loading on  $C_{BST}$  to charge during turn-ON. Use below equation to calculate the required  $C_{BST}$  value:

$$C_{BST} = \frac{Q_g(total)}{\Delta V_{BST}} + 10 \times C_1 \tag{7}$$

Where,

Q<sub>q(total)</sub> is the total gate charge of the FET,

 $\Delta V_{BST}$  (1V typical) is the ripple voltage across BST to SRC pins.

### 7.3.3 Short-Circuit Protection

The TPS48130-Q1 feature adjustable short circuit protection. The threshold and response time can be adjusted using  $R_{\rm ISCP}$  resistor and  $C_{\rm TMR}$  capacitor respectively. The device senses the voltage across CS+ and CS- pins. These pins can be connected across the FET drain and source terminals for FET  $R_{\rm DSON}$  sensing or across an external current sense resistor ( $R_{\rm SNS}$ ) as shown in Figure 7-7 and Figure 7-8 respectively.



Set the hard short-circuit detection threshold using an external RISCP resistor across ISCP/LWU and GND pins. Use Equation 8 to calculate the required R<sub>ISCP</sub> value:

$$R_{ISCP}\left(\Omega\right) = \frac{\left(I_{SC} \times R_{SNS} - 19 \text{ mV}\right)}{2 \mu A} \tag{8}$$

Where,

R<sub>SNS</sub> is the current sense resistor value or the FET R<sub>DSON</sub> value.

I<sub>SC</sub> is the desired short circuit current level.

The hard short circuit protection response is fastest with no C<sub>TMR</sub> cap connected across TMR and GND pins.

With device powered ON and EN/UVLO, INP pulled high, during Q1 turn ON, first VGS of main FET is sensed by monitoring the voltage across G1PD to SRC. Once G1PD to SRC voltage raises above V<sub>(G1 GOOD)</sub> threshold which ensures that the external FET is enhanced, then the SCP comparator output is monitored. If the sensed voltage across CS+ and CS- exceeds the short-circuit set point (V<sub>SCP/LWU</sub>), G1PD pulls low to SRC and FLT asserts low within 10µs (with TMR pin open). Subsequent events can be set either to be auto-retry or latch off as described in following sections.

### 7.3.3.1 Short-Circuit Protection With Auto-Retry

The C<sub>TMR</sub> programs the short-circuit protection delay (t<sub>SC</sub>) and auto-retry time (t<sub>RETRY</sub>). Once the voltage across CS+ and CS- exceeds the set point, the C<sub>TMR</sub> starts charging with 80µA pull-up current.

After  $C_{TMR}$  charges to  $V_{(TMR\ SC)}$ , G1PD pulls low to SRC and  $\overline{FLT}$  asserts low providing warning on impending FET turn OFF. Post this event, the auto-retry behavior starts. The C<sub>TMR</sub> capacitor starts discharging with 2.5µA pulldown current. After the voltage reaches  $V_{(TMR\ LOW)}$  level, the capacitor starts charging with 2.2 $\mu$ A pullup. After 32 charging-discharging cycles of  $C_{TMR}$  the FET turns ON back and FLT de-asserts.

The device retry time (t<sub>RETRY</sub>) is based on C<sub>TMR</sub> for the first time as per Equation 10 and this retry time (t<sub>RETRY</sub>) is < 10µs for subsequent auto-retry events.

Use Equation 9 to calculate the C<sub>TMR</sub> capacitor to be connected across TMR and GND.

$$C_{TMR} = \frac{I_{TMR} \times t_{SC}}{1.1} \tag{9}$$

Where,

I<sub>TMR</sub> is internal pull-up current of 80μA.

t<sub>SC</sub> is desired short-circuit response time.

The fastest  $t_{SC}$  is <10 $\mu$ s with no  $C_{TMR}$  cap connected.

$$t_{RETRY} = 22.7 \times 10^6 \times C_{TMR}$$
 (10)

If the short-circuit pulse duration is below  $t_{SC}$  then the FET remains ON and  $C_{TMR}$  gets discharged using internal pull down switch.



Figure 7-9. Short-Circuit Protection With Auto-Retry

### 7.3.3.2 Short-Circuit Protection With Latch-Off

Connect an approximately  $100k\Omega$  resistor across  $C_{TMR}$  as shown in Figure 7-10. With this resistor, during the charging cycle, the voltage across  $C_{TMR}$  gets clamped to a level below  $V_{(TMR\_SC)}$  resulting in a latch-off behavior and  $\overline{FLT}$  asserts low at same time.

Use Equation 11 to calculate  $C_{TMR}$  capacitor to be connected between TMR and GND for  $R_{TMR}$  = 100k $\Omega$ .

$$C_{\text{TMR}} = \frac{t_{\text{SC}}}{R_{\text{TMR}} \times \ln\left(\frac{1}{1 - \frac{1.1}{R_{\text{TMR}} \times 80 \,\mu\text{A}}}\right)} \tag{11}$$

Where,

I<sub>TMR</sub> is internal pull-up current of 80μA.

t<sub>SC</sub> is desired short-circuit response time.

Pull down INP or  $\overline{\text{LPM}}$  low or EN/UVLO (below  $V_{(ENF)}$ ) or power cycle VS below  $V_{(VS\_PORF)}$  to reset the latch. At low edge, the timer counter is reset and  $C_{TMR}$  is discharged. G1PU pulls up to BST when INP is pulled high.





Figure 7-10. Short-Circuit Protection With Latch-Off

### 7.3.4 Undervoltage Protection (UVLO)

TPS48130-Q1 has an accurate undervoltage protection (< ±2%) using EN/UVLO pin providing robust protection. Connect a resistor ladder as shown in Figure 7-11 for undervoltage protection threshold programming.



Figure 7-11. Programming Undervoltage Protection Threshold

### 7.3.5 Reverse Polarity Protection

The TPS48130-Q1 devices features integrated reverse polarity protection to protect the device from failing during input and output reverse polarity faults. Reverse polarity faults occur during installation and maintenance of the end equipment. The device is tolerant to reverse polarity voltages down to –65V both on input and on the output.

On the output side, the device can see transient negative voltages during regular operation due to output cable harness inductance kickbacks when the switches are turned OFF. In such systems the output negative voltage level is limited by the output side TVS or a diode.

### 7.3.6 Short-Circuit Protection Diagnosis (SCP\_TEST)

In the safety critical designs, short-circuit protection (SCP) feature and its diagnosis is important.

The TPS48130-Q1 features the diagnosis of the internal short circuit protection. When SCP\_TEST is driven low to high then, a voltage is applied internally across the SCP comparator inputs to simulate a short circuit event. The comparator output controls the gate drive (G1PU/G1PD) and also the FLT. If the gate drive goes low (with

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



initially being high) and  $\overline{\text{FLT}}$  also goes low then it indicates that the SCP is good otherwise it is to be treated as SCP feature is not functional.

If the SCP\_TEST feature is not used, then connect SCP\_TEST pin to GND.

### 7.4 Device Functional Modes

### 7.4.1 State Diagram



Figure 7-12. TPS48130-Q1 State Diagram



### 7.4.2 State Transition Timing Diagram



Figure 7-13. State Transition Timing Diagram With Load Wakeup Event





Figure 7-14. State Transition Timing Diagram With LPM Trigger





Figure 7-15. LPM and INP Signal Sequencing Consideration to Enter Into Low Power Mode From Active Mode

### 7.4.3 Power Down

If applied VS voltage is below  $V_{(VS\_PORF)}$  then the device is in disabled state. In this mode, the charge pump and all the protection features are disabled. Both the gate drive outputs (G1PD and G2) are low.

### 7.4.4 Shutdown Mode

With VS >  $V_{(VS\_PORR)}$  and EN/UVLO pulled <  $V_{(ENF)}$ , the device transitions to low  $I_Q$  shutdown mode. In this mode, the charge pump and all the protection features are disabled. Both the gate drive outputs (G1PD and G2) are low. The device consumes low  $I_Q$  of  $1\mu A$  (typical) in this mode.

### Shutdown to Low Power Mode:

To transition from shutdown to low power mode, drive EN/UVLO high ( >  $V_{(ENR)}$ ) and simultaneously drive  $\overline{LPM}$  low for >500 $\mu$ s.

### · Shutdown to Active Mode:

To transition from shutdown to active mode directly, drive EN/UVLO and  $\overline{\text{LPM}}$  together high at same time.

#### 7.4.5 Low Power Mode

The device transitions from shutdown to low power mode when EN/UVLO is driven high ( $>V_{(ENR)}$ ) and  $\overline{LPM}$  is driven low for  $>500\mu s$  simultaneously.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



The device can also transition from active mode to low power mode when  $\overline{LPM}$  is pulled low. When entering from active mode to low power mode,  $\overline{LPM}$  and INP signal sequencing consideration can be followed as per Figure 7-15. Pulling INP low before  $\overline{LPM}$  results in main FET (G1 gate drive) turning OFF which can cause output voltage droop momentarily before bypass FET (G2 gate drive) turns ON. Pulling INP low after at least 10 $\mu$ s of  $\overline{LPM}$  is pulled low makes a seamless transition from active to low power mode without any output voltage dip.

In this mode, charge pump and gate drivers are enabled. The main FET (G1 gate drive) is OFF and bypass FET (G2 gate drive) is turned ON and WAKE pin asserts high in this state. TPS48130-Q1 consumes low  $I_Q$  of  $35\mu A$  (typical) in low power mode.

The device transitions from low power mode to active mode when:

- External Trigger: LPM is pulled high externally
- Internal Trigger: Load current exceeds load wakeup trigger threshold (I<sub>LWU</sub>) set by Equation 4

After load current exceeds load wakeup threshold (I<sub>LWU</sub>), the device automatically turns OFF the bypass FET (G2 gate drive) and turns ON main FET (G1 gate drive) and WAKE asserts low indicating the exit from the low power mode.

The device waits for external  $\overline{\mathsf{LPM}}$  signal to go high to transition into Active mode.

Protections available in low power mode are:

- Input UVLO: Bypass FET (G2 gate drive) is turned OFF when voltage on EN/UVLO falls below V<sub>(UVLOF)</sub> and FLT asserts low.
- Charge pump UVLO: Bypass FET (G2 gate drive) is turned OFF when voltage between BST to SRC falls below V<sub>(BST UVLOF)</sub> and FLT asserts low.
- Short-circuit protection: If output short-circuit event occurs in low power mode then, the device automatically exits low power mode by turning OFF the bypass FET (G2 gate drive) and turning ON main FET (G1 gate drive) via the load wakeup functionality. In load wakeup state, if the voltage across CS+ and CS- exceeds the set short-circuit threshold (V<sub>SCP/LWU</sub>), main FET (G1 gate drive) is turned OFF and FLT asserts low. The subsequent operation is based on auto-retry or latch off as per the configuration.

### 7.4.6 Active Mode

The device transitions from shutdown mode to active mode directly when EN/UVLO and  $\overline{\text{LPM}}$  are driven high together at same time.

TPS48130-Q1 transitions from low power mode into active mode by:

- External Trigger: Drive LPM high externally.
- Internal Trigger: After load current exceeds load wakeup threshold (I<sub>LWU</sub>), TPS48130-Q1 automatically turns OFF the bypass FET (G2 gate drive). Drive <u>LPM</u> high after load wakeup event to switch to active mode.

In this mode, charge pump, gate drivers and all protections are enabled. The main FET (G1 gate drive) can be tuned ON or OFF by driving INP high or low respectively and bypass FET (G2 gate drive) is turned OFF and WAKE pin asserts low in this state.

The device exits active mode and enters low power mode when LPM is pulled low.

Protections available in active state are:

- Input UVLO: Main FET (G1 gate drive) is turned OFF when voltage on EN/UVLO falls below V<sub>(UVLOF)</sub> and FLT asserts low.
- Charge pump UVLO: Main FET (G1 gate drive) is turned OFF when voltage between BST to SRC falls below
   V<sub>(BST\_UVLOF)</sub> and FLT asserts low.
- Short-circuit protection: Main FET (G1 gate drive) is turned OFF when voltage across CS+ and CS- exceeds
  the set short-circuit threshold (V<sub>SCP/LWU</sub>). The device goes in auto-retry or latch-off based on the selected
  configuration and FLT asserts low.



### 8 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS48130-Q1 is a 100V low  $I_Q$  smart high side driver with protection and diagnostics. With wide operating voltage range of 3.5V–95V and features such as low power mode with automatic load wakeup functionality, short circuit protection the device is suitable for 12V, 24V, and 48V power distribution system designs. The device can also withstand and protect the loads from negative supply voltages down to -65V.

The following design procedure can be used to select the supporting component values based on the application requirement.

# 8.2 Typical Application 1: Driving Power At All Times (PAAT) Loads With Automatic Load Wakeup



Figure 8-1. TPS48130-Q1 Application Circuit for Driving Power At All Times (PAAT) Loads With Automatic Load Wakeup

### 8.2.1 Design Requirements

Submit Document Feedback

Table 8-1. Design Parameters

| VALUE      |  |  |  |  |  |  |  |  |  |
|------------|--|--|--|--|--|--|--|--|--|
| 36V to 60V |  |  |  |  |  |  |  |  |  |
| 24V        |  |  |  |  |  |  |  |  |  |
| 40A        |  |  |  |  |  |  |  |  |  |
| 100A       |  |  |  |  |  |  |  |  |  |
| 20µs       |  |  |  |  |  |  |  |  |  |
| Auto-retry |  |  |  |  |  |  |  |  |  |
|            |  |  |  |  |  |  |  |  |  |

Product Folder Links: TPS4813-Q1

Table 8-1. Design Parameters (continued)

| PARAMETER                               | VALUE |
|-----------------------------------------|-------|
| Load wakeup threshold, I <sub>LWU</sub> | 50mA  |

### 8.2.2 Detailed Design Procedure

### Selection of MOSFET, Q1 and Q2

For selecting the MOSFET  $Q_1$  and  $Q_2$ , important electrical parameters are the maximum continuous drain current  $I_D$ , the maximum drain-to-source voltage  $V_{DS(MAX)}$ , the maximum drain-to-source voltage  $V_{GS(MAX)}$ , and the drain-to-source ON resistance  $R_{DSON}$ .

The maximum continuous drain current, ID, rating must exceed the maximum continuous load current.

The maximum drain-to-source voltage,  $V_{DS(MAX)}$ , must be high enough to withstand the highest voltage seen in the application. Considering 70V as the maximum application voltage due to load dump, MOSFETs with  $V_{DS}$  voltage rating of 80V is chosen for this application.

The maximum  $V_{GS}$  TPS48130-Q1 can drive is 11V, so a MOSFET with 15V minimum  $V_{GS}$  rating must be selected.

To reduce the MOSFET conduction losses, an appropriate R<sub>DS(ON)</sub> is preferred.

Based on the design requirements, two of IAUS200N08S5N023 are selected and its ratings are:

- 80V V<sub>DS(MAX)</sub> and ±20V V<sub>GS(MAX)</sub>
- R<sub>DS(ON)</sub> is 2.3mΩ typical at 10V V<sub>GS</sub>
- MOŚFÉT Q<sub>q(total)</sub> is 110nC max

TI recommends to make sure that the short-circuit conditions such max  $V_{IN}$  and  $I_{SC}$  are within SOA of selected FETs ( $Q_1$  and  $Q_2$ ) for >  $t_{SC}$  timing.

### Selection of Bootstrap Capacitor, C<sub>BST</sub>

The internal charge pump charges the external bootstrap capacitor (connected between BST and SRC pins) with approximately  $345\mu A$ . Use the following equation to calculate the minimum required value of the bootstrap capacitor for driving two parallel IAUS200N08S5N023 MOSFETs.

$$C_{BST} = \frac{Q_{g(total)}}{1 \text{ V}} = 2 \times 100 \text{ nF} = 220 \text{ nF}$$
 (12)

Choose closest available standard value: 220nF, 10%.

### Programming the Short-Circuit Protection Threshold – R<sub>ISCP</sub> Selection

The R<sub>ISCP</sub> sets the short-circuit protection threshold, whose value can be calculated using following equation:

$$R_{\rm ISCP}\left(\Omega\right) = \frac{\left(I_{\rm SC} \times R_{\rm SNS} - 19 \,\mathrm{mV}\right)}{2 \,\mu\mathrm{A}} \tag{13}$$

To set 100A as short-circuit protection threshold,  $R_{ISCP}$  value is calculated to be 48k $\Omega$  for two FETs in parallel.

Choose the closest available standard value:  $48.1k\Omega$ , 1%.

### Programming the Fault Timer Period – C<sub>TMR</sub> Selection

For the design example under discussion, overcurrent transients are allowed for 20 $\mu$ s duration. This blanking interval,  $t_{SC}$  (or circuit breaker interval,  $t_{CB}$ ) can be set by selecting appropriate capacitor  $t_{CTMR}$  from TMR pin to ground. The value of  $t_{CTMR}$  to set 20 $\mu$ s for  $t_{CTMR}$  for a calculated using following equation:



$$C_{\text{TMR}} = \frac{80 \,\mu\text{A} \times \text{t}_{\text{SC}}}{1.1} \tag{14}$$

Choose closest available standard value: 1.5nF, 10%.

TMR pin can be left floating for fast response of  $t_{SC}$  <10 $\mu$ s.

### Programming the Load Wakeup Threshold – R<sub>BYPASS</sub> and Q<sub>3</sub> Selection

During normal operation, the resistor  $R_{BYPASS}$  along with bypass FET  $R_{DSON}$  is used to set load wakeup current threshold.

For selecting the MOSFET  $Q_3$ , important electrical parameters are the maximum continuous drain current  $I_D$ , the maximum drain-to-source voltage  $V_{DS(MAX)}$ , the maximum drain-to-source voltage  $V_{GS(MAX)}$ , and the drain-to-source ON resistance  $R_{DSON}$ .

Based on the design requirements, SQS182ELNW-T1 is selected and its ratings are:

- 80V V<sub>DS(MAX)</sub> and ±20V V<sub>GS(MAX)</sub>
- R<sub>DS(ON)</sub> is 11mΩ typical at 10V V<sub>GS</sub>
- MOSFÉT Q<sub>g(total)</sub> is 26nC typical
- MOSET V<sub>GS(th)</sub> is 1.4V min
- MOSFET C<sub>ISS</sub> is 1457pF typical

The recommended range of the short-circuit threshold voltage which is same as load wakeup threshold,  $V_{(SCP/LWU)}$ , extends from 20mV to 500 mV. Values near the low threshold of 20mV can be affected by the system noise. Values near the upper threshold of 500mV would result in high short-circuit current threshold. To minimize both the concerns, 50mV is selected as the short-circuit or load wakeup threshold voltage.

The V<sub>(SCP/LWU)</sub> value can also be calculated based on selected R<sub>ISCP</sub> resistor by following equation:

$$V_{(SCP/LWIJ)}(mV) = 2 \mu A \times R_{ISCP} + 19 mV$$
 (15)

R<sub>BYPASS</sub> resistor value can be selected using below equation:

$$R_{\text{BYPASS}} = \frac{V_{\text{(SCP/LWU)}}}{I_{\text{LWII}}} - R_{\text{DSON\_BYPASS}}$$
 (16)

To set 50 mA as load wakeup threshold,  $R_{BYPASS}$  value is calculated to be ~2.3 $\Omega$ .

The average power rating of the bypass resistor can be calculated by following equation:

$$P_{AVG} = I_{LWU}^2 \times R_{BYPASS}$$
 (17)

The average power dissipation of R<sub>BYPASS</sub> is calculated to be ~5.75mW

The peak power dissipation in the bypass resistor is given by following equation:

$$P_{PEAK} = \frac{V_{BATT\_MAX}^2}{R_{BYPASS}}$$
 (18)

The peak power dissipation of R<sub>BYPASS</sub> is calculated to be ~1565W

The peak power dissipation time for power-up with short into LPM can be calculated based on following equation:

$$T_{PULSE} = C_{ISS} \times \frac{(V_{(G2\_GOOD)} - V_{GS(th)})}{I_{(G2)}} + 10 \,\mu s$$
 (19)

where,

V<sub>(G2 GOOD)</sub> is internal threshold with 7V (typical) value,

I<sub>(G2)</sub> is 165μA (typical),

V<sub>GS(th)</sub> is gate to source voltage and C<sub>ISS</sub> is effective input capacitance of selected bypass FET.

Based on Equation 19, T<sub>PULSE</sub> is calculated to be ~60µs.

Two 4.7 $\Omega$ , 1.5W, 1% CRCW25124R70FKEGHP resistor are used in parallel to support both average and peak power dissipation for >T<sub>PULSE</sub> time calculated in Equation 19.

TI suggests the designer to share the entire power dissipation profile of bypass resistor with the resistor manufacturer and get their recommendation.

The peak short-circuit current in bypass path can be calculated based on following equation:

$$I_{PEAK\_BYPASS} = \frac{V_{IN\_MAX}}{R_{BYPASS}}$$
 (20)

I<sub>PEAK BYPASS</sub> is calculated to be 26A based on R<sub>BYPASS</sub> selected in Equation 16.

### Setting the Undervoltage Lockout Set Point, R<sub>3</sub> and R<sub>4</sub>

The undervoltage lockout (UVLO) can be adjusted using an external voltage divider network of  $R_3$  and  $R_4$  connected between VS, EN/UVLO and GND pins of the device. The values required for setting the undervoltage and overvoltage are calculated by solving below equation:

$$V_{(UVLOR)} = V_{INUVLO} \times \frac{R_4}{R_3 + R_4}$$
 (21)

For minimizing the input current drawn from the power supply, TI recommends to use higher values of resistance for  $R_3$  and  $R_4$ . However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current,  $I_{(R34)}$  must be chosen to be 20 times greater than the leakage current of UVLO pin.

From the device electrical specifications,  $V_{(UVLOR)}$  = 1.24V. From the design requirements,  $V_{INUVLO}$  is 24V. To solve the equation, first choose the value of  $R_3$  = 470k $\Omega$  and use Equation 21 to solve for  $R_4$  = 24.5k $\Omega$ .

Choose the closest standard 1% resistor values:  $R_3 = 470k\Omega$ , and  $R_4 = 24.9k\Omega$ .

### 8.2.3 Application Curves







# 8.3 Typical Application 2: Driving Power At All Times (PAAT) Loads With Automatic Load Wakeup and Output Bulk Capacitor Charging



Figure 8-10. TPS48130-Q1 Application Circuit for Driving Power At All Times (PAAT) Loads With Automatic Load Wakeup and Output Bulk Capacitor Charging

### 8.3.1 Design Requirements

**Table 8-2. Design Parameters** 

| PARAMETER                                                             | VALUE      |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------|------------|--|--|--|--|--|--|--|
| Typical input voltage, V <sub>BATT_MIN</sub> to V <sub>BATT_MAX</sub> | 34V to 60V |  |  |  |  |  |  |  |
| Undervoltage lockout set point, V <sub>INUVLO</sub>                   | 24V        |  |  |  |  |  |  |  |
| Maximum load current, I <sub>OUT</sub>                                | 40A        |  |  |  |  |  |  |  |
| Output bulk capacitor, C <sub>OUT</sub>                               | 220µF      |  |  |  |  |  |  |  |
| C <sub>OUT</sub> charging time, T <sub>charge</sub>                   | 8ms        |  |  |  |  |  |  |  |
| Short-circuit protection threshold, I <sub>SC</sub>                   | 100A       |  |  |  |  |  |  |  |
| Fault timer period (t <sub>SC</sub> )                                 | 20µs       |  |  |  |  |  |  |  |
| Fault response                                                        | Auto-retry |  |  |  |  |  |  |  |
| Load wakeup threshold, I <sub>LWU</sub>                               | 50mA       |  |  |  |  |  |  |  |

### 8.3.2 External Component Selection

By following similar design procedure as outlined in Section 8.2.2, the external component values are calculated as below:

- C<sub>BST</sub> = 220nF
- $R_{ISCP}$  = 48.1k $\Omega$  to set 100A as short-circuit protection threshold
- C<sub>TMR</sub> = 1.5nF to set 20µs short-circuit protection delay
- R4 and R5 are selected as 470kΩ and 24.9kΩ respectively to set VIN undervoltage lockout threshold at 24V

### Programming the Inrush Current – R<sub>3</sub> and C<sub>DVDT</sub> Selection

Use following equation to calculate the I<sub>INRUSH</sub>:



$$I_{INRUSH} = C_{OUT} \times \frac{V_{BATT\_MAX}}{T_{charge}}$$
 (22)

Use following equation to calculate the required  $C_q$  based on  $I_{INRUSH}$  calculated in Equation 23.

$$C_{g} = \frac{C_{LOAD} \times I_{(G)}}{I_{INRUSH}}$$
 (23)

Where,

 $I_{(G)}$  is 165 $\mu$ A (typical),

To set I<sub>INRUSH</sub> at 1.65A, C<sub>g</sub> value is calculated to be ~22nF.

A series resistor  $R_g$  must be used in conjunction with  $C_g$  to limit the discharge current from  $C_g$  during turn-off . The chosen value of  $R_3$  is  $100\Omega$  and  $C_g$  is 22nF.

### Programming the Load Wakeup Threshold – R<sub>BYPASS</sub> and Q<sub>3</sub> Selection

During normal operation, the resistor  $R_{BYPASS}$  along with bypass FET  $R_{DSON}$  is used to set load wakeup current threshold.

For selecting the MOSFET  $Q_3$ , important electrical parameters are the maximum continuous drain current  $I_D$ , the maximum drain-to-source voltage  $V_{DS(MAX)}$ , the maximum drain-to-source voltage  $V_{GS(MAX)}$ , and the drain-to-source ON resistance  $R_{DSON}$ .

Based on the design requirements, IAUS200N08S5N023 is selected and its ratings are:

- 80V  $V_{DS(MAX)}$  and ±20V  $V_{GS(MAX)}$
- $R_{DS(ON)}$  is 2.7m $\Omega$  typical at 10V  $V_{GS}$
- MOŠFÉT Q<sub>a(total)</sub> is 85nC typical
- MOSET V<sub>GS(th)</sub> is 2.2V min
- MOSFET C<sub>ISS</sub> is 5900pF typical

The recommended range of the short-circuit threshold voltage which is same as load wakeup threshold,  $V_{(SCP/LWU)}$ , extends from 20mV to 500mV. Values near the low threshold of 20mV can be affected by the system noise. Values near the upper threshold of 500mV would result in high short-circuit current threshold. To minimize both the concerns, 50mV is selected as the short-circuit or load wakeup threshold voltage.

The V<sub>(SCP/LWU)</sub> value can also be calculated based on selected R<sub>ISCP</sub> resistor by following equation:

$$V_{(SCP/LWIJ)}(mV) = 2 \mu A \times R_{ISCP} + 19 mV$$
 (24)

R<sub>BYPASS</sub> resistor value can be selected using below equation:

$$R_{\text{BYPASS}} = \frac{V_{\text{(SCP/LWU)}}}{I_{\text{LWII}}} - R_{\text{DSON\_BYPASS}}$$
 (25)

To set 50 mA as load wakeup threshold,  $R_{BYPASS}$  value is calculated to be ~ 2.3 $\Omega$ .

The average power rating of the bypass resistor can be calculated by following equation:

$$P_{AVG} = I_{LWU}^2 \times R_{BYPASS}$$
 (26)

The average power dissipation of R<sub>BYPASS</sub> is calculated to be ~5.75 mW.

The peak power dissipation in the bypass resistor is given by following equation:

$$P_{PEAK} = \frac{V_{BATT\_MAX}^2}{R_{BYPASS}}$$
 (27)

The peak power dissipation of R<sub>BYPASS</sub> is calculated to be ~1565 W.

The peak power dissipation time for power-up with short into LPM can be calculated based on following equation:

$$T_{PULSE} = C_{ISS} \times \frac{(V_{(G2\_GOOD)} - V_{GS(th)})}{I_{(G2)}} + 10 \,\mu s$$
 (28)

where,

V<sub>(G2 GOOD)</sub> is internal threshold with 7V (typical) value,

 $I_{(G2)}$  is 165µA (typical),

V<sub>GS(th)</sub> is gate to source voltage and C<sub>ISS</sub> is effective input capacitance of selected bypass FET.

Based on Equation 28, T<sub>PULSE</sub> is calculated to be ~182μs.

Two 4.7 $\Omega$ , 1.5W, 1% CRCW25124R70FKEGHP resistor are used in parallel to support both average and peak power dissipation for >T<sub>PULSE</sub> time calculated in Equation 28.

TI suggests the designer to share the entire power dissipation profile of bypass resistor with the resistor manufacturer and get their recommendation.

The peak short-circuit current in bypass path can be calculated based on following equation:

$$I_{PEAK\_BYPASS} = \frac{V_{IN\_MAX}}{R_{BYPASS}}$$
 (29)

I<sub>PEAK BYPASS</sub> is calculated to be 26A based on R<sub>BYPASS</sub> selected in Equation 25.

TI suggest the designer to ensure that operating point ( $V_{BATT\_MAX}$ ,  $I_{PEAK\_BYPASS}$ ) for bypass path ( $Q_3$ ) is within the SOA curve for  $>T_{PULSE}$  time calculated in Equation 28.

### 8.3.3 Application Curves





# 8.4 TIDA-020065: Automotive Smart Fuse Reference Design Driving Power At All Times (PAAT) Loads With Automatic Load Wakeup, Output Bulk Capacitor Charging, Bi-directional Current Sensing and Software I<sup>2</sup>t



Figure 8-13. Always ON Automotive E-fuse With Bi-directional Current Sensing and Software I2t

The TIDA-020065 automotive smart fuse design is targeted for power-distribution box and zone-control module systems. As vehicles shift from domain-based architecture to zone-based architecture, these systems aim to replace the standard melting fuse with a semiconductor design to allow for the following:

- Resettable fuses, which allow for optimized cable wiring as fuses no longer need to be in an easilyaccessible location.
- 2. Improved time-current characteristics across temperature, which allows for optimized harness cable diameter and reduced cost due to less variability between devices compared to standard melting fuses.

Nevertheless, replacing the melting fuse introduces the following challenges:

- Wire harness protection during overload and short-circuit events while avoiding tripping during peak load transient events
- 2. Protect the FETs from uncontrolled inrush currents while charging load bulk capacitors
- Reducing semiconductor power consumption in key-off state for powered-at-all-times loads

The TIDA-020065 aims to demonstrate how these challenges can be addressed at a system level for high current loads. This design features the TPS48130-Q1 device for driving a main power path in the drive state, and a low power path for the key-off state. This design also features the INA296B3-Q1 device which is used to sense the load current so the MSPM0L1306-Q1 can run a software-based I2t algorithm to replicate fuse behavior.

### 8.5 Power Supply Recommendations

When the external MOSFETs turn-OFF during the conditions such as INP control, overcurrent protection causing an interruption of the current flow, the input parasitic line inductance generates a positive voltage spike on the input and output parasitic inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) depends on the value of inductance in series to the input or output of the device. These transients can exceed the *Absolute Maximum Ratings* of the device if steps are not taken to address the issue. Typical methods for addressing transients include:

 Use of a TVS diode and input capacitor filter combination across input to and GND to absorb the energy and dampen the positive transients.

Product Folder Links: TPS4813-Q1

Use of a diode or a TVS diode across the output and GND to absorb negative spikes.

The TPS48130-Q1 gets powered from the VS pin. Voltage at this pin must be maintained above  $V_{(VS\_PORR)}$  level to ensure proper operation. If the input power supply source is noisy with transients, then TI recommends to place a  $R_{VS}-C_{VS}$  filter between the input supply line and VS pin to filter out the supply noise. TI recommends an  $R_{VS}$  value around 100 $\Omega$ .

In a case where large di/dt is involved, the system and layout parasitic inductances can generate large differential signal voltages between CS+ and CS- pins. This action can trigger false short-circuit protection and nuisance trips in the system. To overcome such scenario, TI suggests to add a placeholder for RC filter components across the sense resistor ( $R_{\rm SNS}$ ) and tweak the values during test in the real system. The RC filter components must not be used in current sense designs by MOSFET VDS sensing to avoid impact on the short-circuit protection response.

Figure 8-14 shows the circuit implementation with optional protection components.



Figure 8-14. Circuit Implementation With Optional Protection Components For TPS48130-Q1

### 8.6 Layout

### 8.6.1 Layout Guidelines

- Place the sense resistor (R<sub>SNS</sub>) close to the TPS48130-Q1 and then connect R<sub>SNS</sub> using the Kelvin techniques. Refer to Choosing the Right Sense Resistor Layout for more information on the Kelvin techniques.
  - For VDS based Current Sensing, follow the same Kelvin techniques across the MOSFET.
- Choose a 0.1µF or higher value ceramic decoupling capacitor between VS terminal and GND for all the
  applications. Consider adding RC network at the supply pin (VS) of the controller to improve decoupling
  against the power line disturbances.
- Make the high-current path from the board input to the load, and the return path, parallel and close to each other to minimize loop inductance.
- Place the external MOSFETs close to the controller GATE drive pins (G1PU/G1PD) such that the GATE of
  the MOSFETs are close to the controller GATE drive pins and forms a shorter GATE loop. Consider adding
  a place holder for a resistor in series with the Gate of each external MOSFET to damp high frequency
  oscillations if need arises.
- Place a TVS diode at the input to clamp the voltage transients during hot-plug and fast turn-off events.



- Place the external boot-strap capacitor close to BST and SRC pins to form very short loop.
- Connect the ground connections for the various components around the TPS48130-Q1 directly to each other, and to the TPS48130-Q1 GND, and then connected to the system ground at one point. Do not connect the various component grounds to each other through the high current ground line.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

### 8.6.2 Layout Example





Figure 8-15. Typical PCB Layout Example for TPS48130-Q1 With Low-Power Path



### 9 Device and Documentation Support

### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 9.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |  |  |  |  |
|---------------|----------|-----------------|--|--|--|--|
| December 2024 | *        | Initial Release |  |  |  |  |

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS4813-Q1

www.ti.com 13-Dec-2024

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPS48130QDGXRQ1  | ACTIVE | VSSOP        | DGX                | 19   | 5000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 4813                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Dec-2024

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

|   | Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ĺ | TPS48130QDGXRQ1 | VSSOP           | DGX                | 19 | 5000 | 330.0                    | 16.4                     | 5.4        | 5.4        | 1.45       | 8.0        | 16.0      | Q1               |

www.ti.com 14-Dec-2024



### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS48130QDGXRQ1 | VSSOP        | DGX             | 19   | 5000 | 353.0       | 353.0      | 32.0        |  |



SMALL OUTLINE PACKAGE



### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.

  4. No JEDEC registration as of July 2021.

  5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated