<span id="page-0-0"></span>

# **TPS4HC120-Q1, 120mΩ, 2A, Quad-Channel Automotive Smart High-Side Switch**

# **1 Features**

- Quad-channel 120mΩ automotive smart high-side switch with full diagnostics
	- Open-drain status output
	- Current sense analog output
- Wide operating voltage 3V to 28V
- Low power mode (LPM) with automatic entry and exit
	- $I_{Q, LPM}$  < 20µA/ch with all 4 channels ON and in LPM mode
- Ultra-low sleep current, <1uA at 25°C
- Selectable current limit, 0.25A to 5A
- **Protection** 
	- Overload and short-circuit protection
	- Thermal shutdown and swing with self recovery
	- Inductive load negative voltage clamp
	- Loss-of-GND, loss-of-battery, and reverse
	- battery protection
- **Diagnostics** 
	- Global fault report for fast interrupt
	- Overcurrent and short-to-ground detection
	- Open-load and short-to-battery detection
- Qualified for automotive applications
	- AEC-Q100 qualified with the following results:
		- Device temperature grade 1: -40°C to 125°C ambient operating temperature range
	- Electrical transient disturbance immunity certification of ISO7637-2 and ISO16750-2
- 28-pin thermally-enhanced HVSSOP package

# **2 Applications**

- [ADAS modules](https://www.ti.com/applications/automotive/adas/overview.html)
- [Automotive display module](https://www.ti.com/solution/automotive-display-module)
- [Body control module](https://www.ti.com/solution/body-control-module-bcm)

# **3 Description**

TPS4HC120-Q1 is an automotive quad-channel, smart high-side switch, with integrated NMOS power FET and charge pump, designed to meet the requirements of 12V automotive battery systems. The low RON (120mΩ) minimizes the device power dissipation when driving a wide range of output load current up to 2A when all four channels are enabled or 2.5A when only one channel is enabled.

The device integrates protection features such as thermal shutdown, output clamp, and current limit. These features improve system robustness during fault events such as short circuit. TPS4HC120-Q1 implements a selectable current limiting circuit that improves the reliability of the system by reducing inrush current when driving large capacitive loads and minimizing overload current. The device offers 10 selectable current limit settings (0.25A to 5A) based on the external resistor used on the ILIM pin. The device also provides an accurate load current sense that allows for improved load diagnostics such as overload and open-load detection, which enables better predictive maintenance.

TPS4HC120-Q1 is available in a 28-pin, 4.9mm × 7.1mm HVSSOP leaded package with 0.5mm pin pitch minimizing the PCB footprint.





- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.



**Typical Application Schematic**



# **Table of Contents**





<span id="page-2-0"></span>

# **4 Pin Configuration and Functions**



NC – No internal connection

# **Figure 4-1. DGQ Package, 28-Pin HVVSOP (Top View)**

## **Table 4-1. Pin Functions**

See [Section 7](#page-35-0) for full list of recommended components.



# <span id="page-3-0"></span>**5 Specifications**

# **5.1 Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# **5.2 ESD Ratings**



(1) All ESD strikes are with reference from the pin mentioned to GND

(2) AEC-Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specifications.

# **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted) <sup>[\(1\)](#page-4-0)</sup>Digital input pins are EN1, EN2, EN3, EN4, SEH, SEL, DIAG\_EN



<span id="page-4-0"></span>

# **5.3 Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>Digital input pins are EN1, EN2, EN3, EN4, SEH, SEL, DIAG\_EN



(1) All operating voltage conditions are measured with respect to device GND

(2) Device will function within extended operating range, however some parametric values might not apply.

# **5.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the SPRA953 application report.

(2) The thermal parameters are based on a 4-layer PCB according to the JESD51-5 and JESD51-7 standards.

# **5.5 Electrical Characteristics**

 $V_{BB}$  = 6V to 18V, T<sub>A</sub> = -40°C to 125°C (unless otherwise noted); Typical application is 13.5V, 1A, RILIM = Open (unless otherwise specified). Digital input pins are EN1, EN2, EN3, EN4, SEL0, SEL1, DIAG\_EN.



Copyright © 2024 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SLVSH18&partnum=TPS4HC120-Q1)* 5



# **5.5 Electrical Characteristics (continued)**

 $\rm{V_{BB}}$  = 6V to 18V, T<sub>A</sub> = –40°C to 125°C (unless otherwise noted); Typical application is 13.5V, 1A, RILIM = Open (unless otherwise specified). Digital input pins are EN1, EN2, EN3, EN4, SEL0, SEL1, DIAG\_EN.



# **5.5 Electrical Characteristics (continued)**

 $\rm{V_{BB}}$  = 6V to 18V, T<sub>A</sub> = –40°C to 125°C (unless otherwise noted); Typical application is 13.5V, 1A, RILIM = Open (unless otherwise specified). Digital input pins are EN1, EN2, EN3, EN4, SEL0, SEL1, DIAG\_EN.



# <span id="page-7-0"></span>**5.5 Electrical Characteristics (continued)**

 $\rm{V_{BB}}$  = 6V to 18V, T<sub>A</sub> = –40°C to 125°C (unless otherwise noted); Typical application is 13.5V, 1A, RILIM = Open (unless otherwise specified). Digital input pins are EN1, EN2, EN3, EN4, SEL0, SEL1, DIAG\_EN.



(1) If using GND network, accuracy for this current limit setting will be shifted from the table value

# **5.6 SNS Timing Characteristics**

 $V_{BB}$  = 6V to 18V,  $T_A$  = -40°C to 125°C (unless otherwise noted)



# <span id="page-8-0"></span>**5.6 SNS Timing Characteristics (continued)**

 $V_{BB}$  = 6V to 18V,  $T_A$  = -40°C to 125°C (unless otherwise noted)



# **5.7 Switching Characteristics**

 $V_{BB}$  = 13.5V,  $T_A$  =  $-40^{\circ}$ C to 125°C (unless otherwise noted)



**[TPS4HC120-Q1](https://www.ti.com/product/TPS4HC120-Q1)**

<span id="page-9-0"></span>

# **5.8 Typical Characteristics**



10 **[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SLVSH18&partnum=TPS4HC120-Q1)** Copyright © 2024 Texas Instruments Incorporated



# **5.8 Typical Characteristics (continued)**



Copyright © 2024 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SLVSH18&partnum=TPS4HC120-Q1)* 11



# **5.8 Typical Characteristics (continued)**



<span id="page-12-0"></span>

# **6 Detailed Description**

# **6.1 Overview**

The TPS4HC120-Q1 device is a smart high-side switch, with internal charge pump and quad-channel integrated NMOS power FETs. Full diagnostics and high-accuracy current-sense features enable intelligent control of the load. The adjustable current-limit function greatly improves the reliability of the whole system.

The device has logic pins to enable each of the four channels and a separate pin to enable the diagnostic output with two pins to select the channel to be output on the analog current SNS pin. It also implements a global FLT pin to be used as an interrupt to the MCU.

The external high-accuracy current limit allows setting the current-limit value by applications. When overcurrent occurs, the device improves system reliability by clamping the inrush current effectively. The device can also save system cost by reducing the size of PCB traces and connectors, and the capacity of the preceding power stage.

For inductive loads (relays, solenoids, valves), the device implements an active clamp between drain and source to protect itself. During the inductive switching-off cycle, both the energy of the power supply and the load are dissipated on the high-side switch. The device also optimizes the switching-off slew rate when the clamp is active, which helps the system design by keeping the effects of transient power and EMI to a minimum.

When the current consumptions on all channels are small, along with other requirements described in [Entry](#page-13-0) [into LPM](#page-13-0), the device automatically enters the Low Power Mode. This state has ultra-low quiescent current consumption, and is suitable for the loads that are active when the vehicle is OFF to preserve the battery. There is a dedicated LPM pin that indicates the mode of the device, and can be used as an interrupt signal to wake up the MCU.

The TPS4HC120-Q1 device is able to drive a wide variety of resistive, inductive, and capacitive loads, including low-wattage bulbs, LEDs, relays, solenoids, heaters, and sub-modules.



# **6.2 Functional Block Diagram**

<span id="page-13-0"></span>

# **6.3 Feature Description**

# *6.3.1 Pin Current and Voltage Conventions*

For reference purposes throughout the data sheet, current directions on their respective pins are as shown by the arrows in Figure 6-1. All voltages are measured relative to the ground plane.



**Figure 6-1. Voltage and Current Conventions**

#### *6.3.2 Low Power Mode*

Low power mode (LPM) is designed to be able to still provide small amounts of current to loads without consuming much quiescent current. This type of feature is useful in power-at-all-time loads or to just generally reduce the amount of power dissipation from the supply. The quiescent current draw during this mode is defined in [Section 5.5](#page-4-0) under  $I_{\text{OLPM}}$ . The TPS4HC120-Q1 can automatically enter and exit this mode by detecting that the load current is below  $I_{LPM,enter}$  on all active channels, and then exits this mode when load current increases above  $I_{LPM, exit.}$  This section describes the entry, exit and protections mechanisms in this mode.

# **Entry into LPM**

When the load current going through the channel is below the ILPM, enter threshold on all active channels and diagnostics are turned off (DIAG\_EN is low) for longer than t<sub>STBY</sub>, the device automatically enters into LPM. This means that the digital core is turned off and the charge pump strength is reduced to reduce the quiescent current to  $I_{Q, LPM}$ .

All the requirements below need to be met for the device to enter the LPM automatically:

- T $_J$  < 125°C
- $V_{BB} \ge 6V$
- DIAG\_EN is LOW
- At least one channel is ON
- All the ON channels have load currents  $\leq I_{LPM,enter}$  per channel
- No EN pin toggling
- All the above conditions are true for time longer than  $t_{STBY}$





**Figure 6-2. Entering LPM**

# **During LPM**

The quiescent current of the device during LPM,  $I_{Q, LPM}$ , is a function of how many channels are active and is proportional to the load current meaning that the lower the load current during this time, the lower the quiescent current is. Additionally, since the digital core is disabled, the diagnostics like current sensing or open load detection are not available during this mode. If diagnostics are desired, the DIAG\_EN pin can be enabled to exit LPM and return the part back to normal operation. Once DIAG\_EN is disabled the device goes back into LPM after  $t_{STBY}$ . Similarly, the current limit mechanism is not active in the same manner as by definition the minimum current limit is higher than the entry point of LPM. However, the short-circuit protection will still be in place to protect the device.

Below is the summary of the behavior of the device during LPM:

- $I_q$  reduces to  $I_{Q, LPM}$  per channel
- $R_{DS,ON}$  per channel increases to  $R_{DSON,LPM}$
- No clamped current limit for overload conditions as the device will exit the LPM first
- Short-circuit protection is in place to shut off the device if load current increases to  $I_{PKLPM,exit}$  during LPM
- No thermal shutdown protection

# **Exiting LPM**

The device exits LPM if any of four conditions is met:

**[TPS4HC120-Q1](https://www.ti.com/product/TPS4HC120-Q1)**



Load current increases slowly: If the load current increases beyond I<sub>LPM,exit</sub> slowly, the device wakes up and pulls the LPM pin low to signal the device is no longer in low power mode. The output votlage droop is minimal.



# **Figure 6-3. Exiting LPM With Load Current Slow Increase**

Load current increases rapidly (short-circuit): If the load current increases rapidly beyond  $I_{LPM, exit}$ , the device shuts down to protect itself and come back on within the t<sub>WAKE</sub> time in normal operation with full functionality. As the part comes back on, LPM pin is pulled LOW to represent that the part has come out of LPM. The FLT pin will also be pulled low is the fault is still present.





#### **Figure 6-4. Exiting LPM With Rapid Load Current Increase (Short-Circuit)**

- Any ENx is toggled (from ON to OFF or OFF to ON): If any channel is turned ON or turned OFF during LPM, the device wakes up and perform the desired action. After the device wakes up, if the LPM entry conditions are still met, the part enters LPM again after  $t_{STBY}$ .
- DIAG\_EN is turned ON: if DIAG\_EN goes high, the device goes into the DIAGNOSTIC mode which fully turns on the part so that all of the functionality works as intended in the DIAGNOSTIC state. If DIAG\_EN goes back low, with all LPM entry conditions are met, the part goes back into LPM after  $t_{STBY}$ .

Any time the device comes out of LPM to ACTIVE state, the LPM pin is pulled LOW. If the system needs to wake up when the device comes out of LPM, the LPM pin can be used to send a wake up signal to the MCU. Otherwise the LPM pin can be ignored.

#### *6.3.3 Accurate Current Sense*

The high-accuracy current-sense function is internally implemented, which allows a better real-time monitoring effect and more-accurate diagnostics without further calibration. A current mirror is used to source 1 /  $K_{SNS}$  of the load current, flowing out to the external resistor between the SNS pin and GND, and reflected as voltage on the SNS pin.

 $K_{SNS}$  is the ratio of the output current and the sense current. The accuracy values of  $K_{SNS}$  quoted in the electrical characteristics do take into consideration temperature and supply voltage. Each device was internally calibrated while in production, so post-calibration by users is not required in most cases.

The maximum voltage out on the SNS pin is clamped to  $V_{SNSFH}$ , which is the fault voltage level. To make sure that this voltage is not higher than the system can tolerate, the max voltage at the DIAG\_EN pin has been limited to the voltage at the SNS pin. If DIAG\_EN is between  $V_{\text{H}}$  and 3.3V, the maximum output on the SNS pin is approximately 3.3V. However, if the voltage at DIAG\_EN is above 3.3V, then the fault SNS voltage, V<sub>SNSFH</sub>, tracks that voltage up to 5V. Tracking is done because the GPIO voltage output that is powering the



diagnostics through DIAG\_EN is close to the maximum acceptable ADC voltage within the same microcontroller. Therefore, the sense resistor value,  $R_{\rm SNS}$ , can be chosen to maximize the range of currents needed to be measured by the system. The R<sub>SNS</sub> value must be chosen based on application need. The maximum usable  $R_{SNS}$  value is bounded by the ADC minimum acceptable voltage,  $V_{ADC,min}$ , for the smallest load current needed to be measured by the system,  $I_{\text{LOAD,min}}$ . The minimum acceptable  $R_{\text{SNS}}$  value has to ensure the  $V_{\text{SNS}}$  voltage is below the V<sub>SNSFH</sub> value so that the system can correctly determine faults. This difference between the maximum readable current through the SNS pin,  $I_{LOAD,max} \times R_{SNS}$ , and the  $V_{SNSFH}$  is called the headroom voltage,  $V_{HR}$ . The headroom voltage is determined by the system but is important so that there is a difference between the maximum readable current and a fault condition. Therefore, the minimum  $R_{SNS}$  value has to be the  $V_{SNSFH}$ minus the  $V_{HR}$  times the sense current ratio,  $K_{SNS}$  divided by the maximum load current the system must measure,  $I_{\text{LOAD,max}}$ . Use the following equation to set the boundary equation.





**Figure 6-5. Voltage Indication on the Current-Sense Pin**

The maximum current the system wants to read,  $I_{\text{LOAD,max}}$ , must be below the current-limit threshold because after the current-limit threshold is tripped the  $V_{SNS}$  value goes to  $V_{SNSFH}$ .



**Figure 6-6. Current-Sense and Current-Limit Block Diagram**

Because this scheme adapts based on the voltage coming in from the MCU, there is no need to have a Zener diode on the SNS pin to protect from high voltages.

<span id="page-18-0"></span>

#### *6.3.4 Adjustable Current Limit*

A high-accuracy adjustable current limit allows higher reliability, which protects the power supply and wires during short circuit or power up by being programed to an acceptable level. Also, current limiting can save system costs by reducing PCB traces, connector size, capacity of the preceding power stage and possibly reducing wire gauge.

Current limit offers protection from over-stressing to the load and integrated power FET. the current limit regulates the output current to the set value, asserts the  $\overline{FLT}$  pin, and pulls up the SNS pin to  $V_{SNSFH}$  if the device is set up to output that channel on the SNS pin.

• The device can be programmed to different current limit values through an external resistor on the ILIM pin. There are 10 current limit settings which can be set based on resistors values in Table 6-1. ≤1% tolerance resistors should be used for  $R_{ILM}$  resistor.



# **Table 6-1. Current Limit Setting Through External Resistor**

#### **Note**

Any resistor settings that are not listed in this table can be interpreted as one of the adjacent levels, which is not a recommended configuration.

To set a different inrush current limit and steady state current limit, the current limit resistor can be changed dynamically when the device is ON. MOSFET based control scheme can be adopted for changing the current limit on the fly. However, the components and the layout at ILIM pin need to be considered carefully to minimize the capacitance at the pin. Any capacitance  $\geq 100$ pF at ILIM pin might affect the current limit functionality. MOSFET with low input capacitance needs to be selected for dynamic current limit.

A current limit event occurs when  $I_{\text{OUTX}}$  reaches the regulation threshold level,  $I_{\text{CL}}$ . When  $I_{\text{OUT}}$  reaches the current limit threshold,  $I_{CL}$ , the device can remain enabled and limit  $I_{OUTX}$  to  $I_{CL}$ . When the device remains enabled (and limits  $I_{O(1T)}$ , thermal shutdown may be triggered due to the high amount of power dissipation in the FET. The regulation loop response when the device is enabled into a short circuit is shown in [Figure 6-7.](#page-19-0) Please note that the current may peak at a higher value ( $I_{CL|ENPS}$ ) than the regulation threshold ( $I_{CL}$ ).

When an over-current event occurs, the current limit must respond quickly in order to limit the peak current seen on short circuits (both hot and enabling into a short). The peak has to be limited to ensure that the supply does not droop for a given amount of supply capacitance. This is especially important in applications where the device is powered from a DC/DC instead of car battery.

Copyright © 2024 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SLVSH18&partnum=TPS4HC120-Q1)* 19



<span id="page-19-0"></span>

**Figure 6-7. Enable Into Short Current Limit**

However, a higher ( $I_{CL-LINPK}$ ) output current than the current limit regulation loop threshold ( $I_{CL}$ ) may be available from the switch during an overload condition before the current limitation is applied.



**Figure 6-8. Linear Peak From Soft Short**

The device applies a strong pulldown to limit the current during the short circuit event while the switch is enabled. The current will then drop down to zero before the current limit regulation loop engages and the switch turn-on and the behavior will be similar to the enable into a short circuit case.





# *6.3.5 Inductive-Load Switching-Off Clamp*

When switching an inductive load off, the inductive reactance tends to pull the output voltage negative. Excessive negative voltage could cause the power FET to break down. To protect the power FET, an internal clamp between drain and source is implemented, namely  $V_{DS(clamp)}$ .

$$
V_{DS(clamp)} = V_{VS} - V_{OUT}
$$



During the period of demagnetization (t<sub>decay</sub>), the power FET is turned on for inductance-energy dissipation. The total energy is dissipated in the high-side switch. Total energy includes the energy of the power supply  $(E_{(VS)})$  and the energy of the load ( $E_{(load)}$ ). If resistance is in series with inductance, some of the load energy is dissipated on the resistance.

$$
E_{(HSS)} = E_{(VS)} + E_{(load)} = E_{(VS)} + E_{(L)} - E_{(R)}
$$
\n(3)

When an inductive load switches off,  $E_{(HSS)}$  causes high thermal stressing on the device. The upper limit of the power dissipation depends on the device intrinsic capacity, ambient temperature, and board dissipation condition.



**Figure 6-10. Drain-to-Source Clamping Structure**



**Figure 6-11. Inductive Load Switching-Off Diagram**

From the perspective of the high-side switch,  $E_{(HSS)}$  equals the integration value during the demagnetization period.



$$
E_{(HSS)} = \int_{0}^{t_{(decay)}} V_{DS(clamp)} \times I_{OUT}(t) dt
$$
  
\n
$$
t_{(decay)} = \frac{L}{R} \times ln\left(\frac{R \times I_{OUT(max)} + |V_{OUT}|}{|V_{OUT}|}\right)
$$
  
\n
$$
E_{(HSS)} = L \times \frac{V_{VS} + |V_{OUT}|}{R^2} \times \left[R \times I_{OUT(max)} - |V_{OUT}| ln\left(\frac{R \times I_{OUT(max)} + |V_{OUT}|}{|V_{OUT}|}\right)\right]
$$
(4)

When R approximately equals 0,  $E_{(HSD)}$  can be given simply as:

$$
E_{(HSS)} = \frac{1}{2} \times L \times I_{OUT(max)}^2 \frac{V_{VS} + |V_{OUT}|}{|V_{OUT}|}
$$
(5)

Note that for PWM-controlled inductive loads, it is recommended to add the external freewheeling circuitry shown in Figure 6-12 to protect the device from repetitive power stressing. TVS is used to achieve the fast decay. See Figure 6-12 for more details.



**Figure 6-12. Protection With External Circuitry**

# *6.3.6 Fault Detection and Reporting*

#### **6.3.6.1 Diagnostic Enable Function**

The DIAG EN pin enables or disables the diagnostic functions. If multiple devices are used, but the ADC resource is limited in the microcontroller, the MCU can use GPIOs to set DIAG\_EN high to enable the diagnostics of one device while disabling the diagnostics of the other devices by setting DIAG\_EN low. In addition, the device can keep the power consumption to a minimum by setting DIAG EN and ENx low.

#### **6.3.6.2 Multiplexing of Current Sense**

SELx pins are used to multiplex the shared current-sense function among the four channels within the same device. Pulling each pin high or low sets the corresponding channel to be output on the SNS pin if DIAG\_EN is high. FLT still represents a global interrupt that goes low if a fault occurs on any channel.

If current sense information needs to be multiplexed across different devices, then it is not recommended to directly tie the SNS pins together across multiple devices. When the DIAG\_EN is LOW, there is an internal clamp at SNS pin that clamps the voltage to approximately 2V. One device SNS pin might affect the other devices SNS readback if tied directly.

<span id="page-22-0"></span>

To use SNS pin across multiple devices, it is recommended to connect individual SNS pin to different analog input pins of MCU, as illustrated in Figure 6-13. Alternatively, an external analog MUX can be used to connect to a single MCU pin, as illustrated in Figure 6-14.





# **Table 6-2. Diagnosis Configuration Table**



# **6.3.6.3 FAULT Reporting**

The global FLT pin is used to monitor the global fault condition among all the channels. When a fault condition occurs on any channel, the FLT pin is pulled down to GND. A 3.3-V or 5-V external pullup is required to match the supply level of the microcontroller. The FLT pin reports faults on any channel as long as the device is not in the SLEEP or LOW POWER MODE.

After the FAULT report, the microcontroller can check and identify the channel in fault status by multiplexed current sensing. The SNS pin also works as a fault report with an internal pullup voltage, V<sub>SNSFH</sub> if DIAG\_EN is high.

#### **6.3.6.4 Fault Table**



**Table 6-3. Fault Table**

24 *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SLVSH18&partnum=TPS4HC120-Q1)* Copyright © 2024 Texas Instruments Incorporated

#### Product Folder Links: *[TPS4HC120-Q1](https://www.ti.com/product/tps4hc120-q1?qgpn=tps4hc120-q1)*



# **Table 6-3. Fault Table (continued)**

#### *6.3.7 Full Diagnostics*

#### **6.3.7.1 Short-to-GND and Overload Detection**

When a channel is on, a short to GND or overload condition causes overcurrent. If the overcurrent triggers either the internal or external current-limit threshold, the fault condition is reported out. The microcontroller can handle the overcurrent by turning off the switch. The device will clamp the current to  $I_{CL}$  until thermal shutdown. TPS4HC120A automatically recovers when the fault condition is removed.

In a hot short condition, when the short-circuit is applied when the EN is HIGH, the device will shutdown immediately, and auto-retry the same as enable into permanent short condition, as shown in [Figure 6-9](#page-19-0).

#### **6.3.7.2 Open-Load Detection**

#### *6.3.7.2.1 Channel On*

When a channel is ON, benefiting from the high-accuracy current sense in the small current range, if an open-load event occurs, it can be detected as an ultra low  $V_{\rm SNS}$  and handled by the microcontroller. Note that the detection is not reported on the FAULT pin or the fault registers. The microcontroller must multiplex the SEL and SEH pins to output the correct channel out on the SNS pin.

#### *6.3.7.2.2 Channel Off*

In the OFF state, when DIAG\_EN is high, there is an internal pull-up resistor  $R_{OL}$  that pulls up a channel to  $V_{BB}$ . The specific channel that gets pulled up is based on the selection of SEL0 and SEL1, and the other channels do not have the pull-up resistor engaged.

If there is load present at the selected channel, then the output voltage is pulled to around 0V, as the load is much stronger than the  $R_{OL}$ . In the case of an open load, the output voltage will be pulled close to the supply





voltage by the R<sub>OL</sub>. If V<sub>BB</sub> - V<sub>OUT</sub> < V<sub>OL, off</sub> for the selected channel, the FLT pin goes low to indicate the fault to the MCU, and the SNS pin is pulled up to  $I_{SNSFH}$ .



**Figure 6-15. Open-Load Detection in Off-State**

# **6.3.7.3 Short-to-Battery Detection**

Short-to-battery has the same detection mechanism and behavior as open-load detection, in both the on-state and off-state. See [Table 6-3](#page-22-0) for more details.

#### **6.3.7.4 Reverse-Polarity and Battery Protection**

Reverse-polarity, commonly referred to as reverse battery, occurs when the ground of the device goes to the battery potential,  $V_{GND} = V_{BAT}$ , and the supply pin goes to ground,  $V_{BB} = 0V$ . In this case, if the EN2 pin has a path to the *ground* plane, then the FET turns on to lower the power dissipation through the main channel and prevent current flow through the body diode. Note that the resistor/diode ground network (if there is not a central blocking diode on the supply) must be present for the device to protect itself during a reverse battery event.





**Figure 6-16. Reverse Battery Circuit**

For more external protection circuitry information, see [Section 6.3.8.4.](#page-30-0) See the fault truth table in [Section 6.3.6.4](#page-22-0) for more details.

# **6.3.7.5 Thermal Fault Detection**

To protect the device in severe power stressing cases, the device implements two types of thermal fault detection, absolute temperature protection (absolute thermal shutdown) and dynamic temperature protection (relative thermal shutdown). Respective temperature sensors are integrated close to each power FET, so the thermal fault is reported by each channel. This arrangement can help the device keep the cross-channel effect to a minimum when some channels are in a thermal fault condition.

#### *6.3.7.5.1 Thermal Protection Behavior*

The thermal protection behavior can be split up into three categories of events that can happen. [Figure 6-17](#page-26-0) shows each of these categories.

- 1. **Relative thermal shutdown**: the device is enabled into an overcurrent event. The output current rises up to the  $I_{\text{II}}$  IM level and the  $\overline{\text{FLT}}$  goes low. With this large amount of current going through the junction temperature of the FET increases rapidly with respect to the controller temperature. When the power FET temperature rises T<sub>RFI</sub> amount above the controller junction temperature  $\Delta T = T_{FET} - T_{CON} > T_{REL}$ , the device shuts down. After t<sub>RETRY</sub>, the part tries to restart itself. The  $\overline{\text{FLT}}$  is asserted until the fault condition is cleared.
- 2. **Absolute thermal shutdown**: the device is still enabled in an overcurrent event. However, in this case the junction temperature rises up and hits an absolute reference temperature,  $T_{\text{ABS}}$ , and then shuts down. The device does not recover until both  $T_{\sf J}$  <  $T_{\sf ABS}$  –  $T_{\sf hys}$  and the  ${\sf t}_{\sf RETRY}$  timer has expired.

<span id="page-26-0"></span>



**Figure 6-17. Thermal Behavior**



# *6.3.8 Full Protections*

#### **6.3.8.1 UVLO Protection**

The device monitors the supply voltage V<sub>VBB</sub>, to prevent unpredicted behaviors when V<sub>VBB</sub> is too low. When  $\rm V_{VBB}$  falls down to  $\rm V_{UVLOF}$ , the device shuts down. When  $\rm V_{VBB}$  rises up to  $\rm V_{UVLOR}$ , the device turns on.

#### **6.3.8.2 Loss of GND Protection**

When loss of GND occurs, output is turned off regardless of whether the input signal is high or low.

**Case 1 (loss of device/IC GND):** loss of GND protection is active when the thermal pad (Tab), IC GND, and current limit ground are one trace connected to the system ground, as shown in Figure 6-18.



**Figure 6-18. Loss of Device GND**



**Case 2 (loss of module GND):** when the whole ECU module GND is lost, protections are also active. At this condition, the load GND remains connected.



**Figure 6-19. Loss of Module GND**



# **6.3.8.3 Loss of Power Supply Protection**

When loss of supply occurs, output is turned off regardless of whether the input is high or low. For a resistive or capacitive load, loss of supply protection is easy to achieve due to no more power. The worst case is a charged inductive load. In this case, the current is driven from all of the IOs to maintain the inductance output loop. TI recommends either the MCU serial resistor plus the GND network (diode and resistor in parallel) or external free-wheeling circuitry.



**Figure 6-20. Loss of Battery**

<span id="page-30-0"></span>

#### **6.3.8.4 Reverse Polarity Protection**

**Method 1:** block diode connected with V<sub>BB</sub>. Both the device and load are protected when in reverse polarity. The blocking diode does not allow any of the current to flow during reverse battery condition.



**Figure 6-21. Reverse Protection With Block Diode**



**Method 2 (GND network protection):** only the high-side device is protected under this connection. The load reverse current is limited by the impedance of the load itself. Note when reverse polarity happens, the continuous reverse current through the power FET must not make the heat build up be greater than the absolute maximum junction temperature. This can be calculated using the R<sub>ON(REV)</sub> value and the R<sub>θJA</sub> specification. In the reverse battery condition it is important that the FET comes on to lower the power dissipation. This action is achieved through the path from EN to system ground where the positive voltage is being applied. No matter what types of connection are between the device GND and the board GND, if a GND voltage shift happens, ensure the following proper connections for the normal operation:

• Connect the current limit programmable resistor to the device GND.



**Figure 6-22. Reverse Protection With GND Network**

- **Recommendation resistor and diode in parallel:** a peak negative spike can occur when the inductive load is switching off, which can damage the HSD or the diode. So, TI recommends a resistor in parallel with the diode when driving an inductive load. The recommended selection are a 1kΩ resistor in parallel with an I<sub>F</sub> > 100mA diode. If multiple high-side switches are used, the resistor and diode can be shared among devices.
- If multiple high-side power switches are used, the resistor can be shared among devices.
- **Ground Resistor:** The higher resistor value contributes to a better current limit effect when the reverse battery or negative ISO pulses.

$$
R_{GND} \ge \frac{(-V_{CC})}{(-I_{GND})}
$$
 (6)

where

- $-V_{CC}$  is the maximum reverse battery voltage (typically  $-16V$ ).
- –IGND is the maximum reverse current the ground pin can withstand, which is available in the *[Absolute](#page-3-0)  [Maximum Ratings](#page-3-0)*.
- **Ground Diode:** A diode is needed to block the reverse voltage, which also brings a ground shift (≈600mV). Additionally, the diode must be ≈200V reverse voltage for the ISO 7637 pulse 1 testing so that it does not get biased.

<span id="page-32-0"></span>

# **6.3.8.5 Protection for MCU I/Os**

In many conditions, such as the negative ISO pulse, or the loss of battery with an inductive load, a negative potential on the device GND pin can damage the MCU I/O pins (more likely, the internal circuitry connected to the pins). Therefore, the serial resistors between MCU and HSS are required.

Also, for proper protection against loss of GND, TI recommends 10-k $\Omega$  resistance for the R<sub>PROT</sub> resistors.



**Figure 6-23. MCU I/O Protections**

# **6.4 Device Functional Modes**

# *6.4.1 Working Mode*

This device has several states to transition into based on the ENx pins, DIAG\_EN pin and load conditions.





# **SLEEP**

In the SLEEP state, everything inside the device is turned off and the quiscent current is the  $I_{SLEEP}$ . The device can only transition out of the SLEEP state if the ENx pins or DIAG\_EN pin gets pulled high. From SLEEP, the device can transfer into the ACTIVE state if any of the ENx pins are pulled high, or the DIAGNOSTIC state if the DIAG\_EN pin, without any of the ENx pins, goes high. Additionally, if the device is in any of the states and VBB drops below  $V_{UVLOF}$ , the device transitions into SLEEP state.



# **DIAGNOSTIC**

The DIAGNOSTIC state is when the device is outputting diagnostics on the SNS and FLT pins. This can happen when the device is in any previous state and the DIAG EN pin goes high. The off-state diagnostics are comprised of open load detection in off state and short to battery detection. The FLT pin asserts if there is a fault on any of the channels, but the SNS pin only outputs a fault for the channel associated to the SELx pin values. From the DIAGNOSTIC state, the device can transfer into the ACTIVE state if the DIAG\_EN pin goes back low and any channel is on or the STANDBY DELAY state if all channels are OFF.

# **ACTIVE**

The ACTIVE state is when any of the channel outputs are on by the ENx pin associated. In the ACTIVE state, the current limit value is set by the external resistor on the ILIM pin. If the DIAG\_EN pin is pulled high while in the ACTIVE state, the SNS pin outputs a proportional current to the load current of the channel associated to the SELx pins configuration until a fault occurs on that channel. Additionally the FLT pin reports if there is a fault occuring on any channel. The device can transition out of the ACTIVE state by turning off all of the channels while DIAG EN is high or low, or a fault occurring. If all of the channels turn off and DIAG EN is high, the device transitions into the DIAGNOSTIC state. If all of the channels turn off and the DIAG\_EN pin is low, then the device transfers into the STANDBY DELAY state.

# **STANDBY DELAY**

The STANDBY DELAY state is when the ENx pins are all low, outputs are all turned off and the DIAG\_EN pin is also low but there has not yet been  $t_{\text{STBY}}$  amount of time. This state is included so that the channel outputs can be PWM'd without all of the internal rails being cut off and put to SLEEP mode. Once the device has waited  $t_{STBY}$ , the device completely shuts down and transitions into SLEEP. However, if during  $t_{STBY}$ , ENx were to go high, the device transitions into ACTIVE without shutting completely down. Similarly if the DIAG\_EN goes high, the device transitions into DIAGNOSTIC.

#### **LOW POWER MODE**

The LOW POWER MODE state is when the channels that are active are below the I<sub>LPM,entry</sub> level for longer than  $t_{STBY}$  and the DIAG\_EN is low. The device turns off all unnecessary internal blocks and reduces the quiescent current from  $I_Q$  to  $I_{Q, LPM}$ . The device is still protected but no diagnostics or fault reporting is possible until device comes out of this mode. For more information on Low Power Mode see [Section 6.3.2](#page-13-0).

<span id="page-35-0"></span>

# **7 Application and Implementation**

# **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# **7.1 Application Information**

The TPS4HC120-Q1 device is capable of driving a wide variety of resistive, inductive, and capacitive loads, including the low-wattage bulbs, LEDs, relays, solenoids, heaters, and sub-modules. Full diagnostics and high-accuracy current-sense features enable intelligent control of the load. An external adjustable current limit improves the reliability of the whole system by clamping the inrush or overload current.

# **7.2 Typical Application**

Figure 7-1 shows an example of the external circuitry connections for TPS4HC120.









<span id="page-36-0"></span>

#### **Table 7-1. Recommended Component Values (continued)**



#### *7.2.1 Design Requirements*





#### *7.2.2 Detailed Design Procedure*

To keep the 1A nominal current in the 0V to 4V current-sense range, calculate the  $R_{(SNS)}$  resistor using Equation 7. To achieve better current-sense accuracy, a 1% tolerance or better resistor is preferred.

```
V_{ADC,min} \times K_{SNS} / I_{LOAD,min} \leq R_{SNS} \leq (V_{SNSFH} - V_{HR}) \times K_{SNS} / I_{LOAD,max} (7)
```
The design requirement listed in Table 7-2 yields 520 $\Omega \le R_{SNS} \le 4160\Omega$ , and 1k $\Omega$  R<sub>SNS</sub> satisfies the requirements.

To set the adjustable current limit value, use the  $R_{(ILIM)}$  recommended in the [Current Limit Table.](#page-18-0) In this application, to leave enough margin for the current transient and ripple, a 9.76kΩ R<sub>ILIM</sub> resistor satisfies the requirements.

#### *7.2.3 Application Curves*

Figure 7-2 shows a test example of soft-start when driving a big capacitive load. Figure 7-3 shows the VDS clamp engaging during inductive load discharge.



# **7.3 EMC Transient Disturbances Test**

Due to the severe electrical conditions in the automotive environment, immunity capacity against electrical transient disturbances is required, especially for a high side power switch, which is connected directly to the battery. Detailed test requirements are in accordance with the ISO 7637-2:2011 and ISO 16750-2:2010 standards.

Copyright © 2024 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SLVSH18&partnum=TPS4HC120-Q1)* 37

<span id="page-37-0"></span>



# **Table 7-3. ISO 7637-2:2011(E) in 12V System** (1) (2) (3)

(1) Tested both under input low condition and high condition.

(2) GND pin network is a 1kΩ resistor in parallel with a diode BAS21-7-F.

(3) Status II: The function does not perform as designed during the test, but returns automatically to normal operation after the test.

# **Table 7-4. ISO 16750-2:2010(E) Load Dump Test B in 12V System** (1) (2) (3) (4)



(1) Tested both under input low condition and high condition (DIAG\_EN, ENx, and VBB are all classified as inputs).

(2) Considering the worst test condition, the device is tested without any filter capacitors on VBB and VOUTx.

(3) The GND pin network is a 1kΩ resistor in parallel with a diode BAS21-7-F.

 $\overline{(4)}$  Status II: The function does not perform as designed during the test, but returns automatically to normal operation after the test.

# **7.4 Power Supply Recommendations**

The device is qualified for both automotive and industrial applications. The normal power supply connection is a 12V automotive system. The supply voltage must be within the range specified in the *[Recommended Operating](#page-3-0) [Conditions](#page-3-0)*.



#### **Table 7-5. Voltage Operating Ranges**

# **7.5 Layout**

#### *7.5.1 Layout Guidelines*

To prevent thermal shutdown,  $T_{\text{J}}$  must be less than 150°C. The HTSSOP package has good thermal impedance. However, the PCB layout is very important. Good PCB design can optimize heat transfer, which is absolutely essential for the long-term reliability of the device.

• Maximize the copper coverage on the PCB to increase the thermal conductivity of the board. The major heat flow path from the package to the ambient is through the copper on the PCB. Maximum copper is extremely important when there are not any heat sinks attached to the PCB on the other side of the package.



- Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board.
- All thermal vias should either be plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85%.

## *7.5.2 Layout Examples*

# **7.5.2.1 Without a GND Network**

Without a GND network, tie the thermal pad directly to the board GND copper for better thermal performance.



**Figure 7-4. Layout Example Without a GND Network**



#### **7.5.2.2 With a GND Network**

With a GND network, tie the thermal pad with a single trace through the GND network to the board GND copper. Have more IC GND coverage to get better thermal performance of the part.



**Figure 7-5. Layout Example With a GND Network**

<span id="page-40-0"></span>

# **8 Device and Documentation Support**

# **8.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# **8.2 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

# **8.3 Trademarks**

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **8.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# **8.5 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

# **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



# **10 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the mostcurrent data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

# **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**









# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Dec-2024







# **GENERIC PACKAGE VIEW**

**DGQ 28 HVSSOP - 1.1 mm max height**

**3 x 7.1, 0.5 mm pitch** SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated