

Sample &

Buy



### **TPS51117**

SLVS631C - DECEMBER 2005 - REVISED MAY 2015

# **TPS51117 Single Synchronous Step-Down Controller**

Technical

Documents

# 1 Features

- High Efficiency, Low Power Consumption, 4.5-µA Typical Shutdown Current
- Fixed Frequency Emulated On-Time Control, Adjustable from 100 kHz to 550 kHz
- D-CAP™ Mode With 100-ns Load Step Response
- < 1% Initial Reference Accuracy</li>
- Output Voltage Range: 0.75 V to 5.5 V
- Wide Input Voltage Range: 1.8 V to 28 V
- Selectable Auto-Skip/PWM-Only Operation
- Temperature Compensated (4500 ppm/°C) Low-Side R<sub>DS(on)</sub> Overcurrent Sensing
- Negative Overcurrent Limit
- Integrated Boost Diode
- Integrated OVP/UVP and Thermal Shutdown
- Powergood Signal
- Internal 1.2-ms Voltage Soft-Start
- Integrated Output Discharge (Soft-Stop)

# 2 Applications

- Notebook Computers
- I/O Supplies
- System Power Supplies

# 3 Description

Tools &

Software

TPS51117 The device is а cost-effective. synchronous buck controller for POL voltage regulation in notebook PC applications. The controller is dedicated for the operation of the Adaptive On-Time D-CAP mode. This mode provides ease-of-use, low external component count, and fast transient response. Auto-skip mode for high efficiency down to the milliampere load range, or PWM-only mode for low-noise operation is selectable.

Support &

Community

**.**...

The current-sensing scheme for positive overcurrent and negative overcurrent protection is loss-less lowside R<sub>DS(on)</sub> sensing plus temperature compensation. The device receives а 5-V (4.5 to V 5.5 V) supply from another regulator such as the TPS51120 or TPS51020. The conversion input can be either VBAT or a 5-V rail, ranging from 1.8 V to 28 V, and the output voltage range is from 0.75 V to 5.5 V.

The TPS51117 is available in a 14-pin VQFN or a 14-pin TSSOP package and is specified from  $-40^{\circ}$ C to  $85^{\circ}$ C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TD054447    | TSSOP (14) | 4.40 mm × 5.00 mm |
| TPS51117    | VQFN (14)  | 3.50 mm × 3.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



# **Typical Application Circuit**

1

2

3

4

5

6

7

8

# **Table of Contents**

| Features 1                           | 8.1 Application Information           | 16          |
|--------------------------------------|---------------------------------------|-------------|
| Applications 1                       | 8.2 Typical Application               | 16          |
| Description 1                        | 8.3 System Examples                   | 20          |
| Revision History2                    | 9 Power Supply Recommendations        | <b>3</b> 21 |
| Pin Configuration and Functions      | 10 Layout                             | 21          |
| Specifications                       | 10.1 Layout Guidelines                | 21          |
| 6.1 Absolute Maximum Ratings 4       | 10.2 Layout Example                   | 22          |
| 6.2 Recommended Operating Conditions | 10.3 Thermal Considerations           | 22          |
| 6.3 Electrical Characteristics       | 11 Device and Documentation Supp      | ort 23      |
| 6.4 Typical Characteristics          | 11.1 Device Support                   | 23          |
| Detailed Description                 | 11.2 Community Resources              | 23          |
| 7.1 Overview                         | 11.3 Trademarks                       | 23          |
| 7.2 Functional Block Diagram         | 11.4 Electrostatic Discharge Caution. | 23          |
| 7.3 Feature Description              | 11.5 Glossary                         | 23          |
| 7.4 Device Functional Modes          | 12 Mechanical, Packaging, and Ord     | erable      |
| Application and Implementation       | Information                           |             |

~ 4

Anniliantian Information

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision B (September 2009) to Revision C

Added Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. .....1

#### Changes from Revision A (June 2009) to Revision B

| • | Added Start-Up Sequence section        | 13 |
|---|----------------------------------------|----|
| • | Added Start-Up Timing Sequence diagram | 13 |

EXAS **ISTRUMENTS** 

www.ti.com

#### Page

Page



# 5 Pin Configuration and Functions





#### Pin Functions

| PIN    | PIN |     | PIN                                                                                                                                                                                                                                                                                                      |  | PIN |  | PIN |  | PIN |  | DECODIDETION |
|--------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-----|--|-----|--|-----|--|--------------|
| NAME   | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                              |  |     |  |     |  |     |  |              |
| DRVH   | 13  | 0   | High-side NFET gate driver output. Source 5 $\Omega$ , sink 1.5- $\Omega$ LL-node referenced driver. Drive voltage corresponds to VBST to LL voltage.                                                                                                                                                    |  |     |  |     |  |     |  |              |
| DRVL   | 9   | ο   | Rectifying (low-side) NFET gate driver output. Source 5 $\Omega$ , sink 1.5- $\Omega$ PGND referenced driver. Drive voltage is V5DRV voltage.                                                                                                                                                            |  |     |  |     |  |     |  |              |
| EN_PSV | 1   | I   | Enable / power save pin. Connect to ground to disable SMPS. Connect to 3.3 V or 5 V to turn on SMPS and activate skip mode. Float to turn on SMPS but disable skip mode (forced continuous conduction mode).                                                                                             |  |     |  |     |  |     |  |              |
| GND    | 7   | I   | Signal ground pin.                                                                                                                                                                                                                                                                                       |  |     |  |     |  |     |  |              |
| LL     | 12  | I/O | High-side NFET gate driver return. Also serves as anode of overcurrent comparator.                                                                                                                                                                                                                       |  |     |  |     |  |     |  |              |
| PGND   |     |     | Ground return for rectifying NFET gate driver. Also cathode of overcurrent protection and source node of the output discharge switch.                                                                                                                                                                    |  |     |  |     |  |     |  |              |
| PGOOD  | 6   | 0   | Powergood window comparator, open-drain, output. Pull up to 5-V rail with a pullup resistor. Current capability is 7.5 mA.                                                                                                                                                                               |  |     |  |     |  |     |  |              |
| TON    | 2   | I   | On-time / frequency adjustment pin. Connect to LL with 100-k $\Omega$ to 600-k $\Omega$ resistor.                                                                                                                                                                                                        |  |     |  |     |  |     |  |              |
| TRIP   | 11  | I   | Overcurrent trip point set input. Connect resistor from this pin to signal ground to set threshold for both overcurrent and negative overcurrent limit.                                                                                                                                                  |  |     |  |     |  |     |  |              |
| VBST   | 14  | I   | Supply input for high-side NFET gate driver (boost terminal). Connect capacitor from this pin to LL-node. An internal PN diode is connected between V5DRV to this pin. Designer can add external Schottky diode if forward drop is critical to drive the power NFET.                                     |  |     |  |     |  |     |  |              |
| VFB    | 5   | I   | SMPS voltage feedback input. Connect the resistor divider here for adjustable output.                                                                                                                                                                                                                    |  |     |  |     |  |     |  |              |
| VOUT   | 3   | I   | Connect to SMPS output. This terminal serves two functions: output voltage monitor for on-time adjustment, and input for the output discharge switch.                                                                                                                                                    |  |     |  |     |  |     |  |              |
| V5DRV  | 10  | I   | 5-V Power supply input for FET gate drivers. Internally connected to VBST by a PN diode. Connect 1 $\mu$ F or more between this pin and PGND to support instantaneous current for gate drivers.                                                                                                          |  |     |  |     |  |     |  |              |
| V5FILT | 4   | I   | 5-V Power supply input for all the control circuitry except gate drivers. Supply 5-V ramp rate should be 17 mV/µs or less and $T_j < 85^{\circ}$ C to secure safe start-up of the internal reference circuit. Apply RC filter consists of 300 $\Omega$ + 1 µF or 100 $\Omega$ + 4.7 µF at the pin input. |  |     |  |     |  |     |  |              |



# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

|                  |                    |                                             | MIN  | MAX | UNIT |
|------------------|--------------------|---------------------------------------------|------|-----|------|
|                  |                    | VBST                                        | -0.3 | 36  |      |
|                  |                    | VBST (with respect to LL)                   | -0.3 | 6   |      |
|                  | Input voltage      | EN_PSV, TRIP, V5DRV, V5FILT                 | -0.3 | 6   | V    |
|                  |                    | VOUT                                        | -0.3 | 6   |      |
|                  |                    | TON                                         | -0.3 | 6   |      |
|                  |                    | DRVH                                        | -1   | 36  |      |
|                  |                    | DRVH (with respect to LL)                   | -0.3 | 6   |      |
|                  | Output voltage     | LL                                          | -1   | 30  | V    |
|                  |                    | PGOOD, DRVL                                 | -0.3 | 6   |      |
|                  |                    | PGND                                        | -0.3 | 0.3 |      |
| T <sub>A</sub>   | Operating free-air | temperature                                 | -40  | 85  | °C   |
| TJ               | Junction temperatu | ıre                                         | -40  | 125 | °C   |
|                  | Lead temperature   | 1.6 mm (1/16 inch) from case for 10 seconds |      | 260 | °C   |
| T <sub>stg</sub> | Storage temperatu  | re                                          | -55  | 150 | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                |                             | MIN  | MAX | UNIT |
|------------------------------------------------|-----------------------------|------|-----|------|
| Supply input voltage                           |                             | 4.5  | 5.5 | V    |
|                                                | VBST                        | 4.5  | 34  |      |
|                                                | VBST (with respect to LL)   | 4.5  | 5.5 |      |
| Input voltage                                  | EN_PSV, TRIP, V5DRV, V5FILT | -0.1 | 5.5 | V    |
|                                                | VOUT                        | -0.1 | 5.5 |      |
|                                                | TON                         | -0.1 | 5.5 |      |
|                                                | DRVH                        | -0.8 | 34  |      |
|                                                | DRVH (with respect to LL)   | -0.1 | 5.5 |      |
| Output voltage                                 | LL                          | -0.8 | 28  | V    |
|                                                | PGOOD, DRVL                 | -0.1 | 5.5 |      |
|                                                | PGND                        | -0.1 | 0.1 |      |
| Operating free-air temperature, T <sub>A</sub> |                             | -40  | 85  | °C   |

# 6.3 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                           | TEST CONDITIONS                                                                                  | MIN   | TYP  | MAX  | UNIT     |  |
|------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------|-------|------|------|----------|--|
| SUPPLY C               | URRENT                              |                                                                                                  |       |      |      |          |  |
| V5FILTPWM              | Supply current                      | V5FILT + V5DRV current, PWM, EN_PSV = float, VFB = 0.77 V, LL = -0.1 V                           |       | 400  | 750  | μA       |  |
|                        | Supply current                      | V5FILT + V5DRV current, auto-skip, EN_PSV = 5 V, VFB = 0.77 V, LL = 0.5 V                        |       | 250  | 470  | μA       |  |
| I <sub>V5DRVSDN</sub>  | V5DRV shutdown current              | V5DRV current, EN_PSV = 0 V                                                                      |       | 0    | 1    | μA       |  |
| I <sub>V5FILTSDN</sub> | V5FILT shutdown current             | V5FILT current, EN_PSV = 0 V                                                                     |       | 4.5  | 7.5  | μA       |  |
|                        | VFB VOLTAGES                        |                                                                                                  |       |      |      |          |  |
| V <sub>OUT</sub>       | Output voltage                      | Adjustable output range                                                                          | 0.75  |      | 5.5  | V        |  |
| V <sub>VFB</sub>       | VFB regulation voltage              |                                                                                                  |       | 750  |      | mV       |  |
|                        |                                     | T <sub>A</sub> = 25°C, bandgap initial accuracy                                                  | -0.9% |      | 0.9% |          |  |
| V <sub>VFB_TOL</sub>   | VFB regulation voltage<br>tolerance | $T_A = 0^{\circ}C$ to $85^{\circ}C$                                                              | -1.3% |      | 1.3% |          |  |
| _                      | loierance                           | $T_A = -40^{\circ}$ C to 85°C                                                                    | -1.6% |      | 1.6% |          |  |
| I <sub>VFB</sub>       | VFB input current                   | V <sub>FB</sub> = 0.75 V, absolute value                                                         |       | 0.02 | 0.1  | μA       |  |
| R <sub>Dischg</sub>    | VOUT discharge resistance           | EN_PSV = 0 V, V <sub>OUT</sub> = 0.5 V                                                           |       | 20   | 32   | Ω        |  |
|                        | IMER AND INTERNAL SOFT-S            |                                                                                                  |       |      |      |          |  |
| T <sub>ONN</sub>       | Nominal on-time                     | $V_{LL}$ = 12 V, $V_{OUT}$ = 2.5 V, $R_{TON}$ = 250 k $\Omega$                                   |       | 750  |      | ns       |  |
| T <sub>ONF</sub>       | Fast on-time                        | $V_{LL} = 12 \text{ V}, V_{OUT} = 2.5 \text{ V}, R_{TON} = 100 \text{ k}\Omega$                  | 264   | 330  | 396  | ns       |  |
| T <sub>ONS</sub>       | Slow on-time                        | $V_{LL} = 12 V, V_{OUT} = 2.5 V, R_{TON} = 400 k\Omega$                                          |       | 1169 |      | ns       |  |
| T <sub>ON(MIN)</sub>   | Minimum on-time                     | $V_{OUT} = 0.75 \text{ V}, \text{ R}_{TON} = 100 \text{ k}\Omega \text{ to } 28 \text{ V}^{(1)}$ | 80    | 110  | 140  | ns       |  |
| T <sub>OFF(MIN)</sub>  | Minimum off-time                    | $V_{FB} = 0.7 \text{ V}, \text{ LL} = -0.1 \text{ V},$<br>TRIP = open                            |       | 440  |      | ns       |  |
| T <sub>SS</sub>        | Internal soft-start time            | Time from EN_PSV > 3 V to V <sub>FB</sub> regulation value = 0.735 V                             | 0.82  | 1.2  | 1.5  | ms       |  |
| OUTPUT D               | RIVERS                              |                                                                                                  |       |      | 1    |          |  |
| _                      |                                     | Source, V <sub>VBST-DRVH</sub> = 0.5 V                                                           |       | 5    | 7    |          |  |
| R <sub>DRVH</sub>      | DRVH resistance                     | Sink, V <sub>DRVH-LL</sub> = 0.5 V                                                               |       | 1.5  | 2.5  | Ω<br>2.5 |  |
|                        |                                     | Source, $V_{V5DRV-DRVL} = 0.5 V$                                                                 |       | 5    | 7    |          |  |
| R <sub>DRVL</sub>      | DRVL resistance                     | Sink, V <sub>DRVL-PGND</sub> = 0.5 V                                                             |       | 1.5  | 2.5  | 0        |  |
|                        |                                     | DRVH-low (DRVH = 1 V) to DRVL-high<br>(DRVL = 4 V), LL = $-0.05$ V                               |       |      |      | ns       |  |
| T <sub>D</sub>         | Dead time                           | DRVL-low (DRVL = 1 V) to DRVH-high (DRVH = 4 V), LL = $-0.05$ V                                  | 30    | 40   | 60   | ns       |  |
| INTERNAL               | BST DIODE                           |                                                                                                  |       |      | 1    |          |  |
| V <sub>FBST</sub>      | Forward voltage                     | $V_{V5DRV-VBST}$ , IF = 10 mA, $T_A = 25^{\circ}C$                                               | 0.7   | 0.8  | 0.9  | V        |  |
| IVBSTLK                | VBST leakage current                | VBST = 34 V, LL = 28 V                                                                           |       | 0.1  | 1    | μA       |  |
|                        |                                     | 1                                                                                                |       |      |      |          |  |
|                        |                                     | Wake up                                                                                          | 3.7   | 3.9  | 4.1  | V        |  |
| V <sub>UVLO</sub>      | V5FILT UVLO Threshold               | Hysteresis                                                                                       | 200   | 300  | 400  | mV       |  |
|                        |                                     | EN_PSV low                                                                                       | 0.7   | 1.0  | 1.3  | V        |  |
|                        |                                     | Hysteresis                                                                                       | 150   | 200  | 250  | mV       |  |
| V <sub>EN PSV</sub>    | EN PSV logic input voltage          | EN PSV float (set PWM only mode)                                                                 | 1.7   | 1.95 | 2.25 | V        |  |
| LN_FOV                 |                                     | EN PSV high (set Auto skip mode)                                                                 | 2.4   | 2.65 | 2.9  | v        |  |
|                        |                                     | Hysteresis                                                                                       | 100   | 175  | 250  | mV       |  |
|                        | EN_PSV source current               | $EN_PSV = GND$ , absolute value <sup>(2)</sup>                                                   | 100   | 1/3  | 200  | μΑ       |  |

(1) Design constraint, ensure actual on-time is larger than the maximum value (that is, design  $R_{TON}$  such that the minimum tolerance is 100 k $\Omega$ ).

(2) Ensured by design. Not production tested.

Texas Instruments

www.ti.com

# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                       | TEST CONDITIONS                                                                | MIN   | TYP   | MAX   | UNIT   |
|---------------------|-------------------------------------------------|--------------------------------------------------------------------------------|-------|-------|-------|--------|
| POWERG              | OOD COMPARATOR                                  | · · · · · ·                                                                    |       |       |       |        |
|                     |                                                 | PG in from lower (PGOOD goes high)                                             | 92.5% | 95%   | 97.5% |        |
|                     |                                                 | PG low hysteresis (PGOOD goes low)                                             | -4%   | -5.5% | -7%   |        |
| V <sub>THPG</sub>   | PG threshold                                    | PG in from higher (PGOOD goes high)                                            | 102%  | 105%  | 107%  |        |
|                     |                                                 | PG high hysteresis (PGOOD goes low)                                            | 4%    | 5.5%  | 7%    |        |
| I <sub>PGMAX</sub>  | PG sink current                                 | PGOOD = 0.5 V                                                                  | 2.5   | 7.5   |       | mA     |
| T <sub>PGDEL</sub>  | PG delay                                        | Delay for PGOOD in                                                             | 45    | 63    | 85    | μs     |
| CURREN              | T SENSE                                         | •                                                                              |       |       |       |        |
| I <sub>TRIP</sub>   | TRIP source current                             | V <sub>TRIP</sub> < 0.3 V, T <sub>A</sub> = 25°C                               | 9     | 10    | 11    | μA     |
| T <sub>CITRIP</sub> | ITRIP temperature coefffecient                  | On the basis of 25°C                                                           |       | 4500  |       | ppm/°C |
| V <sub>Rtrip</sub>  | Current limit threshold range setting range     | V <sub>TRIP-GND</sub> voltage <sup>(2)</sup> , all temperatures                | 30    |       | 200   | mV     |
| V <sub>OCLoff</sub> | Overcurrent limit comparator offset             | $(V_{TRIP-GND}-V_{PGND-LL})$ voltage $V_{TRIP-GND} = 60 \text{ mV}$            | -10   | 0     | 10    | mV     |
| V <sub>UCLoff</sub> | Negative overcurrent limit<br>comparator offset | $(V_{TRIP-GND}-V_{LL-PGND})$ voltage $V_{TRIP-GND} = 60$ mV,<br>EN_PSV = float | -9.5  | 0.5   | 10.5  | mV     |
| V <sub>ZCoff</sub>  | Zero crossing comparator offset                 | V <sub>PGND-LL</sub> voltage, EN_PSV = 3.3 V                                   | -9.5  | 0.5   | 10.5  | mV     |
|                     | OLTAGE AND OVERVOLTAGE PR                       | OTECTION                                                                       |       |       |       |        |
| V <sub>OVP</sub>    | VFB OVP trip threshold                          | OVP detect                                                                     | 111%  | 115%  | 119%  |        |
| TOVPDEL             | VFB OVP propagation delay                       | See <sup>(2)</sup>                                                             |       | 1.5   |       | μs     |
| \ <i>\</i>          |                                                 | UVP detect                                                                     | 65%   | 70%   | 75%   |        |
| V <sub>UVP</sub>    | VFB UVP trip threshold                          | Hysteresis                                                                     |       | 10%   |       |        |
| TUVPDEL             | VFB UVP delay                                   |                                                                                | 22    | 32    | 42    | μs     |
| T <sub>UVPEN</sub>  | UVP enable delay                                | After 1.7 × $T_{SS}$ , UVP protection engaged                                  | 1.4   | 2     | 2.6   | ms     |
|                     | L SHUTDOWN                                      | · 1                                                                            |       |       |       |        |
| <b>-</b>            |                                                 | Shutdown temperature <sup>(2)</sup>                                            |       | 160   |       | *0     |
| T <sub>SDN</sub>    | Thermal shutdown threshold                      | Hysteresis <sup>(2)</sup>                                                      |       | 12    |       | °C     |

Copyright © 2005–2015, Texas Instruments Incorporated



# 6.4 Typical Characteristics





# **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





# 7 Detailed Description

# 7.1 Overview

The TPS51117 is a synchronous buck controller for POL voltage regulation in notebook PC applications. The controller is dedicated for the operation of the Adaptive On-Time D-CAP mode. This mode provides ease-of-use, low external component count, and fast transient response. Auto-skip mode for high efficiency down to the milliampere load range, or PWM-only mode for low-noise operation is selectable.

# 7.2 Functional Block Diagram





### 7.3 Feature Description

### 7.3.1 PWM Frequency and Adaptive On-Time Control

The TPS51117 employs an adaptive on-time control scheme and does not have a dedicated oscillator onboard. However, the device emulates a constant frequency by feed-forwarding the input and output voltages into the ontime one-shot timer. The ON time is controlled inverse proportional to the input voltage, and proportional to the output voltage, so that the duty ratio is kept as  $V_{OUT}/V_{IN}$  technically with the same cycle time. Equation 1 shows a simplified calculation of the ON time.

$$T_{ON} = 19 \times 10^{-12} \times R_{TON} \left( \frac{(2/3)V_{OUT} + 100 \text{ mV}}{V_{IN}} \right) + 50 \text{ ns}$$
(1)

Here,  $R_{TON}$  is the external resistor connected from TON pin to the LL node. In the equation, 19 pF represents the internal timing capacitor with some typical parasitic capacitance at the TON pin. Also, 50 ns is the turnoff delay time contributed by the internal circuit and that of the high-side MOSFET. Although this equation provides a good approximation with which to begin, the accuracy depends on each design and selection of the high-side MOSFET. Figure 19 shows the relationship of  $R_{TON}$  to the switching frequency.



Figure 19. Switching Frequency vs R<sub>TON</sub>

The TPS51117 does not have a pin connected to VIN, but the input voltage information comes from the switch node (LL node) during the ON-state. An advantage of LL monitoring is that the loss in the high-side NFET is now a part of the ON-time calculation, thereby making the frequency more stable with load.

Another consideration about frequency is jitter. Jitter may be caused by many reasons, but the constant on-time D-CAP mode scheme has some amount of inherent jitter. Because the output voltage ripple height is in the range of a couple of tens of millivolts. A millivolt order of noise on the feedback signal can affect the frequency by a few to ten percent. This is normal operation and has little harm to the power supply performance.

# 7.3.2 Low-Side Driver

The low-side driver is designed to drive high-current, low  $R_{DS(on)}$  N-channel MOSFETs. The drive capability is represented by its internal resistance, which is 5  $\Omega$  for V5DRV to DRVL and 1.5  $\Omega$  for DRVL to PGND. A dead time to prevent shoot-through is internally generated between high-side MOSFET off to low-side MOSFET on, and low-side MOSFET off to high-side MOSFET on. A 5-V bias voltage is delivered from V5DRV supply. The average drive current is calculated by the FET gate charge at V<sub>gs</sub> = 5 V times the switching frequency. The instantaneous drive current is supplied by an input capacitor connected between V5DRV and GND.

Copyright © 2005–2015, Texas Instruments Incorporated

**TPS51117** 

SLVS631C - DECEMBER 2005 - REVISED MAY 2015



# Feature Description (continued)

### 7.3.3 High-Side Driver

The high-side driver is designed to drive high-current, low  $R_{DS(on)}$  N-channel MOSFET(s). When configured as a floating driver, 5-V bias voltage is delivered from V5DRV supply. An internal PN diode is connected between V5DRV to VBST. The designer can add an external Schottky diode if forward drop is critical to drive the high-side NFET or to achieve the last 1% efficiency improvement. The average drive current is also estimated by the gate charge at V<sub>gs</sub> = 5 V times the switching frequency. The instantaneous drive current is supplied by the flying capacitor between the VBST pin and LL pin. The drive capability is represented by its internal resistance, which is 5  $\Omega$  for VBST to DRVH and 1.5  $\Omega$  for DRVH to LL.

### 7.3.4 Soft-Start

The TPS51117 has an internal, 1.2-ms, voltage servo soft-start with overcurrent limit. When the EN\_PSV pin becomes high, an internal DAC begins ramping up the reference voltage to the error amplifier. Smooth control of the output voltage is maintained during start-up.

### 7.3.5 Powergood

The TPS51117 has powergood output. PGOOD is an open-drain 7.5-mA pulldown output. This pin should be typically connected to a 5-V power supply node through a 100-k $\Omega$  resistor. The powergood function is activated after the soft start has finished. If the output voltage becomes within ±5% of the target value, internal comparators detect the power good state and the powergood signal becomes high after a 64-µs internal delay. If the output voltage goes outside ±10% of the target value, the powergood signal becomes low immediately.

### 7.3.6 Output Discharge Control (Soft-Stop)

The TPS51117 discharges output when EN\_PSV is low or the converter is in a fault condition (UVP, OVP, UVLO, or thermal shutdown). The TPS51117 discharges output using an internal 20- $\Omega$  MOSFET, which is connected to VOUT and PGND. The discharge time-constant is a function of the output capacitance and resistance of the discharge transistor.

# 7.3.7 Overcurrent Limit

The TPS51117 has cycle-by-cycle overcurrent limiting control. Inductor current is monitored during the OFF-state and the controller keeps the OFF-state when inductor current is larger than the overcurrent trip level. To provide both good accuracy and a cost-effective solution, the TPS51117 supports temperature compensated MOSFET  $R_{DS(on)}$  sensing. The TRIP pin should be connected to GND through the trip voltage setting resistor,  $R_{TRIP}$ . The TRIP terminal sources 10-µA  $I_{TRIP}$  current, and the trip level is set to the OCL trip voltage,  $V_{TRIP}$  as in the following equation.

$$V_{\text{TRIP}}(\text{mV}) = \text{R}_{\text{TRIP}}(k\Omega) \times 10(\mu \text{A})$$

(2)

Inductor current is monitored by the voltage between the PGND pin and the LL pin so the LL pin should be connected to the drain terminal of the low-side MOSFET.  $I_{TRIP}$  has 4500 ppm/°C temperature coefficient to compensate the temperature dependency of the  $R_{DS(on)}$ . PGND is used as the positive current sensing node so PGND should be connected to the source terminal of the bottom MOSFET.

As the comparison is done during the OFF-state,  $V_{TRIP}$  sets the valley level of the inductor current. Thus, the load current at overcurrent threshold,  $I_{ocp}$ , can be calculated as follows;

$$I_{ocp} = V_{TRIP} / R_{DS(on)} + I_{RIPPLE} / 2 = \frac{V_{TRIP}}{R_{DS(on)}} + \frac{1}{2 \times L \times f} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
(3)

In an overcurrent condition, the current to the load exceeds the current to the output capacitor, thus the output voltage tends to fall. Eventually, the output voltage crosses the undervoltage protection threshold and shutdown.



#### Feature Description (continued)

### 7.3.8 Negative Overcurrent Limit (PWM-Only Mode)

The TPS51117 also supports cycle-by-cycle negative overcurrent limiting in PWM-only mode. The overcurrent limit is set to be negative but is the same absolute value as the positive overcurrent limit. If output voltage continues to rise, the bottom MOSFET stays on, thus inductor current is reduced and reverses direction after it reaches zero. When there is too much negative current in the inductor, the bottom MOSFET is turned off and the current flows to VIN through the body diode of the top MOSFET. Because this protection reduces current to discharge the output capacitor, output voltage tends to rise, eventually hitting the overvoltage protection threshold and shutdown. To prevent false OVP from triggering, the bottom MOSFET is turned on again 400 ns after it is turned off. If the device hits the negative overcurrent threshold again before output voltage is discharged to the target level, the bottom MOSFET is turned off and the process repeats, which is called NOCL Buzz. The device ensures maximum allowable discharge capability when output voltage continues to rise. On the other hand, if the output voltage is discharged to the target level before the NOCL threshold is reached, the bottom MOSFET is turned off, the top MOSFET is then turned on, and the device resumes normal operation.

#### 7.3.9 Overvoltage Protection

The TPS51117 monitors a resistor divided feedback voltage to detect overvoltage and undervoltage condition. When the feedback voltage becomes higher than 115% of the target value, the top MOSFET is turned off and the bottom MOSFET is turned on immediately. The output is also discharged by the internal 20- $\Omega$  transistor. Also, the TPS51117 monitors VOUT terminal voltage directly and if it becomes greater than 5.75 V, it turns off the top MOSFET driver.

#### 7.3.10 Undervoltage Protection

When the feedback voltage becomes lower than 70% of the target value, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 32  $\mu$ s, the TPS51117 latches off the high-side and low-side MOSFETs and discharges the output with the internal 20- $\Omega$  transistor. This function is enabled after 2 ms from when EN\_PSV is brought high, that is, UVP is disabled during start-up.

#### 7.3.11 Start-Up Sequence

Referring to Figure 20 which shows the timing sequence, to ensure the proper start-up of the TPS51117, always ensure that  $V_{EN PSV}$  is less or equal to that of  $V_{V5FILT}$  prior to  $V_{V5FILT}$  reaching  $V_{UVLO}$ .



Figure 20. Start-Up Timing Sequence



### Feature Description (continued)

### 7.3.12 UVLO Protection

The TPS51117 has V5FILT undervoltage lockout protection (UVLO). When the V5FILT voltage is lower than the UVLO threshold voltage, the TPS51117 is shut off. This is a nonlatched protection.

### 7.3.13 Thermal Shutdown

The TPS51117 monitors the temperature of itself. If the temperature exceeds the threshold value (typically 160°C), the TPS51117 shuts itself off. Both top and bottom gate drivers are tied low with output discharged through the VOUT terminal. This is also a nonlatched protection. The device recovers once the temperature has decreased approximately 12°C.

# 7.4 Device Functional Modes

### 7.4.1 PWM Operation

The main control loop of the TPS51117 is designed as an adaptive on-time pulse width modulation (PWM) controller. It supports proprietary D-CAP Mode that uses an internal compensation circuit and is suitable for minimal external component count configuration when an appropriate amount of ESR at the output capacitor(s) is allowed. Basic operation of D-CAP Mode can be described as follows.

At the beginning of each cycle, the synchronous high-side MOSFET is turned on, or becomes ON-state. This MOSFET is turned off, or becomes OFF-state, after the internal one-shot timer expires. This one-shot is determined by  $V_{IN}$  and  $V_{OUT}$  to keep the frequency fairly constant over the input voltage range at steady-state, hence it is called adaptive on-time control or fixed frequency emulated on-time control (see *PWM Frequency and Adaptive On-Time Control*). The MOSFET is turned on again when both feedback information, monitored at  $V_{FB}$  voltage, indicates insufficient output voltage and inductor current information indicates below the overcurrent limit. Repeating the operation in this manner, the controller regulates the output voltage. The synchronous low-side or *rectifying* MOSFET is turned on each OFF-state to keep the conduction loss to a minimum.

The TPS51117 supports selectable PWM-only and auto-skip operation modes. If EN\_PSV is grounded, the switching regulator is disabled. If the EN\_PSV pin is connected to 3.3 V or 5 V, the regulator is enabled with auto-skip mode selected. The rectifying MOSFET is turned off when inductor current information detects zero level. This enables a seamless transition to reduced frequency operation during a light-load condition so that high efficiency is maintained over a broad range of load currents. If the EN\_PSV pin is floated, it is internally pulled up to 1.95 V, and the regulator is enabled with PWM-only mode selected. The rectifying MOSFET is not turned off when inductor current reaches zero. The converter runs forced continuous conduction mode for the entire load range. System designers may want to use this mode to avoid a certain frequency during a light-load condition but with the cost of low efficiency. However, be aware the output has the capability to both source and sink current in this mode. If the output terminal is connected to a voltage source higher than the target of the regulator, the converter sinks current from the output and boosts the charge into the input capacitor. This may cause unexpected high voltage at VIN and may damage the power FETs.

DC output voltage can be set by the external resistor divider as follows (refer to Figure 21, Figure 24, and Figure 25).

$$V_{OUT} = \left(1 + \frac{R_1}{R_2}\right) \times 0.75 V$$

(4)

# 7.4.2 Light-Load Condition With Auto-Skip Function

If auto-skip mode is selected, the TPS51117 automatically reduces the switching frequency during a light-load condition to maintain high efficiency. This reduction of frequency is achieved smoothly and without an increase of V<sub>out</sub> ripple or load regulation. Detailed operation is described as follows. As the output current decreases from a heavy load condition, the inductor current is also reduced and eventually comes to the point that its valley touches zero current, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when this zero inductor current is detected. Because the output voltage is still higher than the reference at this moment, both high-side and low-side MOSFETs are turned off and wait for the next cycle. As the load current decreases further, the converter runs in discontinuous conduction



### **Device Functional Modes (continued)**

mode, taking longer time to discharge the output capacitor below the reference voltage. The ON time is kept the same as during the heavy load condition. In reverse, when the output current increases from a light load to a heavy load, the switching frequency increases to the preset value as the inductor current reaches to the continuous conduction. The transition load point to light-load operation, I<sub>OUT(LL)</sub> (that is, the threshold between continuous and discontinuous conduction mode), can be calculated as follows:

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$

where

•  $f_{sw}$  is the PWM switching frequency

(5)

Switching frequency versus output current in the light-load condition is a function of L,  $f_{sw}$ ,  $V_{IN}$  and  $V_{OUT}$ , but it decreases almost proportional to the output current from the  $I_{OUT(LL)}$  given in Equation 5. For example, it is about 60 kHz at  $I_{OUT(LL)}/5$  if the PWM switching frequency is 300 kHz.

Texas Instruments

www.ti.com

# 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS51117 is a cost-effective, synchronous buck controller for POL voltage regulation in notebook PC applications. The controller is dedicated for Adaptive On-Time D-CAP Mode operation. Use the following design procedure to select component values for each device.

# 8.2 Typical Application

A buck converter system using D-CAP Mode can be simplified as shown in Figure 21.



# Figure 21. Simplified Diagram of the Modulator

### 8.2.1 Design Requirements

For this design example, use Table 1 as the input parameters.

| DESIGN PARAMETER      | EXAMPLE VALUE |
|-----------------------|---------------|
| Input Voltage Range   | 1.8 V to 28 V |
| Output Voltage        | 1.05 V        |
| Output Current Rating | 10 A          |



#### 8.2.2 Detailed Design Procedure

### 8.2.2.1 D-CAP Mode Operation

The VFB voltage is compared with the internal reference voltage after the divider resistors. The PWM comparator determines the timing to turn on the top MOSFET. The gain and speed of the comparator is high enough to keep the voltage at the beginning of each on cycle (or the end of off cycle) substantially constant. The DC output voltage may have line regulation due to ripple amplitude that slightly increases as the input voltage increases.

For loop stability, the 0 dB frequency,  $f_0$ , defined in Equation 6 must be lower than 1/4 of the switching frequency.

$$f_{\rm O} = \frac{1}{2\Pi \times \text{ESR} \times \text{Co}} \le \frac{f_{\rm SW}}{4}$$

(6)

**TPS51117** 

SLVS631C - DECEMBER 2005-REVISED MAY 2015

As  $f_0$  is determined solely by the output capacitor characteristics, loop stability of D-CAP Mode is determined by capacitor chemistry. For example, specialty polymer capacitors (SP-CAP) have Co in the order of several 100  $\mu$ F and ESR in range of 10 m $\Omega$ . These values make  $f_0$  in the order of 100 kHz or less and the loop is stable. However, ceramic capacitors have  $f_0$  at more than 700 kHz, which is not suitable for this operational mode.

Although D-CAP Mode provides many advantages such as ease-of-use, minimum external component configuration, and extremely short response time, due to not employing an error amplifier in the loop, a sufficient feedback signal must be provided by an external circuit to reduce the jitter level. The required signal level is approximately 15 mV at the comparing point. This generates  $V_{ripple} = (V_{OUT}/0.75) \times 15$  mV at the output node. The output capacitor ESR should meet this requirement.

The external component selection is simple in D-CAP Mode:

1. Determine the value of R1 and R2

The recommended R2 value is 10 k $\Omega$  to 100 k $\Omega$ . Calculate R1 by Equation 7.

$$R1 = \frac{\left(V_{OUT}^{-0.75}\right)}{0.75} \times R2$$
(7)

2. Choose R<sub>TON</sub>

Switching frequency is usually determined by the overall view of the DC-DC converter design of: size, efficiency or cost, and mostly dictated by external component constraints such as the size of inductor and/or output capacitor. When an extremely low or high duty factor is expected, the minimum on-time or off-time also must be considered to satisfy the required duty factor. Once the switching frequency is decided, R<sub>TON</sub> can be determined by Equation 8 and Equation 9,

$$T_{ON(max)} = \frac{1}{f} \times \frac{V_{OUT}}{V_{IN(min)}}$$
(8)  
$$R_{TON} = \frac{3}{2} \times \frac{\left(T_{ON(max)}^{-50ns}\right)}{19 \times 10^{-12}} \times \frac{V_{IN(min)}}{(V_{OUT} + 150 \text{ mV})} [\Omega]$$
(9)

3. Choose inductor

A good starting point inductance value is where the ripple current is approximately 1/4 to 1/2 of the maximum output current.

$$L_{\rm IND} = \frac{1}{I_{\rm IND(ripple)} \times f} \times \frac{\left(V_{\rm IN(max)} - V_{\rm OUT}\right) \times V_{\rm OUT}}{V_{\rm IN(max)}} = \frac{3}{I_{\rm OUT(max)} \times f} \times \frac{\left(V_{\rm IN(max)} - V_{\rm OUT}\right) \times V_{\rm OUT}}{V_{\rm IN(max)}}$$
(10)

For applications that require fast transient response with minimum  $V_{OUT}$  overshoot, consider a smaller inductance than above. The cost of a small inductance value is higher steady-state ripple, larger line regulation, and higher switching loss.

**ISTRUMENTS** 

FXAS

The inductor also needs to have low DCR to achieve good efficiency, as well as enough room above peak inductor current before saturation. The peak inductor current can be estimated in Equation 11.

$$I_{\text{IND}(\text{peak})} = \frac{V_{\text{TRIP}}}{R_{\text{DS}(\text{on})}} + \frac{1}{L \times f} \times \frac{\left(V_{\text{IN}(\text{max})} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN}(\text{max})}}$$
(11)

4. Choose output capacitor(s)

0.045

Organic semiconductor capacitor(s) or specialty polymer capacitor(s) are recommended. Determine ESR to meet the required ripple voltage above. A quick approximation is shown in Equation 12.

$$\mathsf{ESR} = \frac{\mathsf{V}_{\mathsf{OUT}} \times 0.015}{\mathsf{I}_{\mathsf{ripple}} \times 0.75} \approx \frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{I}_{\mathsf{OUT}(\mathsf{max})}} \times 60 [\mathsf{m}\Omega] \tag{12}$$

5. Choose MOSFETs

Loss-less current sensing and overcurrent protection of the TPS51117 is determined by  $R_{DS(on)}$  of the lowside MOSFET. So,  $R_{DS(on)}$  times the inductor current value at the overcurrent point should be in the range of 30 mV to 200 mV for the entire operational temperature range. Assuming a 20% guard band,  $R_{DS(on)}$  in Equation 13 should satisfy the full temperature range.

$$\frac{30 \text{mV}}{1.2 \times \text{I}_{\text{OUT}(\text{max})} - 0.5 \times \text{I}_{\text{ripple}}} \le \text{R}_{\text{DS}(\text{on})} \le \frac{200 \text{mV}}{1.2 \times \text{I}_{\text{OUT}(\text{max})} - 0.5 \times \text{I}_{\text{ripple}}}$$
(13)

6. Choose R<sub>trip</sub>

Once the low-side FET is decided, select an appropriate  $R_{trip}$  value that provides  $V_{trip}$  equal to  $R_{DS(on)}$  times  $I_{peak}$ .

7. LPF for V5FILT

To reject high-frequency noise and also secure safe start-up of the internal reference circuit, apply 1  $\mu$ F of MLCC closely at the V5FILT pin with a 300- $\Omega$  resistor to create a LPF between +5-V supply and the pin.

8. VBST capacitor, VBST diode

Apply 0.1-µF MLCC between VBST and the LL node as the flying capacitor for the high-side FET driver. The TPS51117 has its own boost diode onboard between V5DRV and VBST. This is a PN junction diode and strong enough for most typical applications. However, in case efficiency has priority over cost, the designer may add a Schottky diode externally to improve gate drive voltage of the high-side FET. A Schottky diode has a higher leakage current, especially at high temperature, than a PN junction diode. A low-leakage diode should be selected in order to maintain VBST voltage during low-frequency operation in skip mode.

| SYMBOL   | SPECIFICATION        | MANUFACTURER            | PART NUMBER             |
|----------|----------------------|-------------------------|-------------------------|
| C1A, C1B | 470 μF, 2.5 V, 12 mΩ | SANYO                   | 2R5TPE470MC             |
| C2       | 10 µF, 25 V, 2 pcs   | Murata                  | GRM31CR61E106KA12B      |
| L1       | 1.0 µH               | Vishay, Toko            | IHLP-5050, FDA1254-1R0M |
| Q1       | 30 V, 13 mΩ          | International Rectifier | IRF7821                 |
| Q2       | 30 V, 5.8 mΩ         | International Rectifier | IRF8113                 |
| R4       | 8.06 kΩ              | —                       | Std                     |

#### **Table 2. Typical Application Circuit Components**



#### 8.2.3 Application Curves



Texas Instruments

#### TPS51117 SLVS631C – DECEMBER 2005–REVISED MAY 2015

www.ti.com

## 8.3 System Examples







Figure 25. 1.05-V/10-A Application from VBAT (RGY Package)



# 9 Power Supply Recommendations

The devices are designed to operate at 5 V (4.5 V to 5.5 V) supply from another regulator such as the Limit TPS51120 or TPS51020. The conversion input can be either VBAT or a 5-V rail, ranging from 1.8 V to 28 V. In order to reject high-frequency noise and also secure safe start-up of the internal reference circuit, apply 1  $\mu$ F of MLCC closely at the V5FILT pin with a 300- $\Omega$  resistor to create a LPF between 5-V supply and the pin.

# 10 Layout

# 10.1 Layout Guidelines

Certain points must be considered before starting a layout work using the TPS51117.

- Connect the RC low-pass filter from 5-V supply to V5FILT, 300 Ω and 1 µF are recommended. Place the filter capacitor close to the device, within 12 mm (0.5 inches) if possible.
- Connect the overcurrent setting resistors from TRIP to GND close to the device, right next to the device, if
  possible. The trace from TRIP to resistor and resistor to GND should avoid coupling to a high-voltage
  switching node.
- The discharge path (VOUT) should have a dedicated trace to the output capacitor(s); separate from the output voltage sensing trace, and use a 1.5-mm (60 mils) or wider trace with no loops. Make sure the feedback current setting resistor (the resistor between VFB to GND) is tied close to the device GND. The trace from this resistor to the VFB pin should be short and thin. Place on the component side and avoid vias between this resistor and the device.
- Connections from the drivers to the respective gate of the high-side or the low-side MOSFET should be as short as possible to reduce stray inductance. Use a 0.65-mm (25 mils) or wider trace.
- All sensitive analog traces and components such as VOUT, VFB, GND, EN\_PSV, PGOOD, TRIP, V5FILT, and TON should be placed away from high-voltage switching nodes such as LL, DRVL, DRVH or VBST to avoid coupling. Use internal layer(s) as ground plane(s) and shield feedback trace from power traces and components.
- Gather the ground terminals of the V<sub>IN</sub> capacitor(s), V<sub>OUT</sub> capacitor(s), and the source of the low-side MOSFETs as close as possible. GND (signal ground) and PGND (power ground) should be connected strongly together near the device. The PCB trace defined as LL node, which connects to the source of the high-side MOSFET, the drain of the low-side MOSFET, and the high-voltage side of the inductor, should be as short and wide as possible.



# **10.2 Layout Example**



Figure 26. Layout Recommendation

# **10.3 Thermal Considerations**

Power dissipation of the TPS51117 is mainly generated from the FET drivers. Average drive current can be estimated by gate charge,  $Q_q$ , times the switching frequency.

$$I_{\rm G} = Q_{\rm g} \times f_{\rm SW} \tag{14}$$

 $Q_g$  is the charge needed to charge gate capacitance up to the V5DRV voltage of 5 V. Actual values are shown on MOSFET datasheets provided by the manufacturer. Total power dissipation, therefore, to drive the top and bottom MOSFETs can be calculated by the following equation Equation 15.

$$W_{\text{DRIVE}} = V_{\text{V5DRV}} \times \left( Q_{g(\text{top})} + Q_{g(\text{btm})} \right) \times f_{\text{SW}}$$
(15)

This power plus a small amount of dissipation (less than 5 mW) from controller circuitry needs to be effectively dissipated from the package. Maximum power dissipation allowed for the package is calculated by:

$$W_{PKG} = \frac{T_{J(max)} - T_{A(max)}}{R_{\Theta JA}}$$

where

- T<sub>J(max)</sub> is 125°C.
- T<sub>A(max)</sub> is the maximum ambient temperature in the system.
- R<sub>0JA</sub> is the thermal resistance from the silicon junction to the ambient.

This thermal resistance strongly depends on board layout. The TPS51117 is assembled in a standard TSSOP package and the heat mainly moves to the board through its leads.

(16)



# **11** Device and Documentation Support

# 11.1 Device Support

### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

# **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.3 Trademarks

D-CAP, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### **11.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | (1)           |              | j                  |      |                | (2)             | (6)                           | (3)                 |              | (4/3)                   |         |
| TPS51117PW       | ACTIVE        | TSSOP        | PW                 | 14   | 90             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | 51117                   | Samples |
| TPS51117PWR      | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | 51117                   | Samples |
| TPS51117RGYR     | ACTIVE        | VQFN         | RGY                | 14   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 51117                   | Samples |
| TPS51117RGYT     | ACTIVE        | VQFN         | RGY                | 14   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 51117                   | Samples |
| TPS51117RGYTG4   | ACTIVE        | VQFN         | RGY                | 14   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 51117                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# PACKAGE OPTION ADDENDUM

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

\*All dimensions are nominal

STRUMENTS

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS51117PWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS51117RGYR | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |
| TPS51117RGYR | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |
| TPS51117RGYT | VQFN            | RGY                | 14 | 250  | 180.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

25-Sep-2024



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS51117PWR  | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| TPS51117RGYR | VQFN         | RGY             | 14   | 3000 | 346.0       | 346.0      | 33.0        |
| TPS51117RGYR | VQFN         | RGY             | 14   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS51117RGYT | VQFN         | RGY             | 14   | 250  | 210.0       | 185.0      | 35.0        |

# TEXAS INSTRUMENTS

www.ti.com

25-Sep-2024

# TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS51117PW | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |

# **MECHANICAL DATA**



- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- earrow Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.
- The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (S-PVQFN-N14)

# PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



#### NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



# **PW0014A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0014A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0014A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated