







TPS61033-Q1, TPS610333-Q1 SLVSH62 - NOVEMBER 2023

TPS61033-Q1 5.5-V 5.5-A 2.4-MHz Fully-Integrated Synchronous Boost Converter, with Output Discharge Function

# 1 Features

Texas

AEC-Q100 qualified:

INSTRUMENTS

- Device temperature grade 1: –40°C to +125°C ambient operating temperature range
- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- Input voltage range: 1.8V to 5.5 V
- Output voltage range: 2.2 V to 5.5 V (TPS61033)
  - When FB is connected to VIN output voltage fixed 5.0 V (TPS61033X)
- Two valley switching current limit options
  - TPS61033-Q1: 5.5-A typical
  - TPS610333-Q1: 1.85-A typical
- · High efficiency and power capability
  - Two 25-m $\Omega$  (LS) / 46-m $\Omega$  (HS) MOSFETs
  - Support up to 2.4 MHz with small L-C
  - Up to 93.42% efficiency at  $V_{IN}$  = 3.3 V,  $V_{OUT}$  = 5 V, and  $I_{OUT} = 1 A$
  - Up to 90.78% efficiency at V  $_{\rm IN}$  = 3.3 V, V  $_{\rm OUT}$  = 5 V, and I<sub>OUT</sub> = 2 A
- Extends the system operating time
  - Typical 20-µA quiescent current into V<sub>IN</sub> pin
  - Typical 5.3µA quiescent current into V<sub>OUT</sub> pin
  - Typical 0.1-µA shutdown current
- ±1.5% Reference voltage accuracy over –40°C to +125°C
- Power good output with window comparator
- Pin-selectable auto PFM or forced PWM mode at light load
- Spread spectrum frequency modulation
- Pass-through mode when  $V_{IN} > V_{OUT}$
- Safety and robust operation features
  - True disconnection between input and output during shutdown
  - Output overvoltage and thermal shutdown protections
  - Output short-circuit protection
- 2.1-mm × 1.6-mm SOT-5X3 8-Pin package

# 2 Applications

- Tablet (multimedia) ٠
- Smart speaker
- Mobile POS

# **3 Description**

The TPS61033-Q1 is a synchronous boost converter. The device provides a power supply solution for portable equipment and smart devices, powered by various batteries and other power supplies. The TPS61033-Q1 has a 5.5-A (typical) valley switch current limit and TPS610333-Q1 has 1.85-A (typical) valley switch current limit over full temperature range.

The TPS61033-Q1 uses adaptive, constant on-time valley-current-control topology to regulate the output voltage and operates at a 2.4-MHz switching frequency. There are two optional modes at light load by configuring the MODE pin: auto PFM mode and forced PWM. These modes balance the efficiency and noise immunity in light load. The TPS61033-Q1 consumes a 20  $\mu$ A quiescent current from V<sub>IN</sub> at light load condition. During shutdown, the TPS61033-Q1 is completely disconnected from the input power and only consumes a 0.1  $\mu A$  current to achieve long battery life. The TPS61033-Q1 has a 5.75-V output overvoltage protection, an output short circuit protection, and thermal shutdown protection.

The TPS61033-Q1 offers a small solution size with a 2.1mm × 1.6mm SOT-5X3 (8) package and a minimum amount of external components.

| PART NUMBER  | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |
|--------------|------------------------|-------------------|--|--|
| TPS61033-Q1  | SOT-5X3 (8)            | 2.10 mm × 1.20 mm |  |  |
| TPS610333-Q1 | SOT-5X3 (8)            | 2.10 mm × 1.20 mm |  |  |

For all available packages, see the orderable addendum at (1)the end of the data sheet.



**Typical Application Circuit** 





# **Table of Contents**

| 1 Features1                           |
|---------------------------------------|
| 2 Applications1                       |
| 3 Description1                        |
| 4 Device Comparison Table2            |
| 5 Pin Configuration and Functions     |
| 6 Specifications                      |
| 6.1 Absolute Maximum Ratings4         |
| 6.2 ESD Ratings                       |
| 6.3 Recommended Operating Conditions4 |
| 6.4 Thermal Information4              |
| 6.5 Electrical Characteristics5       |
| 6.6 Typical Characteristics7          |
| 7 Detailed Description                |
| 7.1 Overview                          |
| 7.2 Functional Block Diagram9         |
| 7.3 Feature Description10             |

| 7.4 Device Functional Modes                         | 13   |
|-----------------------------------------------------|------|
| 8 Application and Implementation                    | 15   |
| 8.1 Application Information                         | . 15 |
| 8.2 Typical Application                             | 15   |
| 8.3 Power Supply Recommendations                    | 19   |
| 8.4 Layout                                          | . 19 |
| 9 Device and Documentation Support                  | 22   |
| 9.1 Device Support                                  | . 22 |
| 9.2 Receiving Notification of Documentation Updates | 22   |
| 9.3 Support Resources                               | 22   |
| 9.4 Trademarks                                      |      |
| 9.5 Electrostatic Discharge Caution                 | 22   |
| 9.6 Glossary                                        |      |
| 10 Revision History                                 |      |
| 11 Mechanical, Packaging, and Orderable             |      |
| Information                                         | . 22 |
|                                                     |      |

# 4 Device Comparison Table

#### Table 4-1. Device comparison table

| PART NUMBER  | Valley Switch Current Limit<br>(typ) | Output Voltage (typ) | Spread Spectrum |  |  |  |
|--------------|--------------------------------------|----------------------|-----------------|--|--|--|
| TPS61033-Q1  | 5.5 A                                | 2.2V~5.5V            | YES             |  |  |  |
| TPS610333-Q1 | 1.85 A                               | Fixed 5V             | YES             |  |  |  |



# **5** Pin Configuration and Functions



Figure 5-1. DRL Package 8-Pin SOT583 Top View

#### **Table 5-1. Pin Functions**

| PIN  |     | I/O | DESCRIPTION                                                                                                                                                                                                                 |  |  |
|------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                 |  |  |
| VIN  | 1   | I   | IC power supply input                                                                                                                                                                                                       |  |  |
| EN   | 2   | I   | Enable logic input. Logic high voltage enables the device. Logic low voltage disables the device and turns it into shutdown mode.                                                                                           |  |  |
| MODE | 3   | Ι   | Operation mode selection in the light load condition. When it is connected to logic high voltage, the device works in forced PWM mode. When it is connected to logic low voltage, the device works in auto PFM mode.        |  |  |
| PG   | 4   | 0   | Power good indicator and open drain output                                                                                                                                                                                  |  |  |
| FB   | 5   | I   | TPS61033-Q1: Voltage feedback of adjustable output voltage, when FB connect to VIN, output voltage is fixed 5.0 V.<br>TPS610333-Q1: Only support fixed 5.0 V output voltage, engineer needs to connected FB pin to VIN pin. |  |  |
| GND  | 6   | PWR | Ground pin of the IC                                                                                                                                                                                                        |  |  |
| SW   | 7   | PWR | The switch pin of the converter. It is connected to the drain of the internal low-side power MOSFET and the source of the internal high-side power MOSFET.                                                                  |  |  |
| VOUT | 8   | PWR | Boost converter output                                                                                                                                                                                                      |  |  |



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                           |                       | MIN  | MAX | UNIT |
|-------------------------------------------|-----------------------|------|-----|------|
| Voltage range at terminals <sup>(2)</sup> | VIN, EN, FB, SW, VOUT | -0.3 | 7   | V    |
|                                           | SW spike at 10ns      | -0.7 | 8   | V    |
|                                           | SW spike at 1ns       | -0.7 | 9   | V    |
| Operating junction temperature, TJ        |                       | -40  | 150 | °C   |
| Storage temperature, T <sub>stg</sub>     |                       | -65  | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

All voltage values are with respect to network ground terminal.

# 6.2 ESD Ratings

|                                            |                                                                   |                                                                                | VALUE | UNIT |
|--------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000                                                                          | V     |      |
| V <sub>(ESD)</sub>                         | Lieurosiano discriarge                                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±500 V may actually have higher performance.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                    |                        | MIN  | NOM  | MAX  | UNIT |
|------------------|------------------------------------|------------------------|------|------|------|------|
| V <sub>IN</sub>  | Input voltage range                |                        | 1.8  |      | 5.5  | V    |
| V <sub>OUT</sub> | Output voltage setting range       |                        | 2.2  |      | 5.5  | V    |
| L                | Effective inductance range         |                        | 0.33 | 0.47 | 1.3  | μH   |
| C <sub>IN</sub>  | Effective input capacitance range  |                        | 1.0  | 4.7  |      | μF   |
| C                | Effective output capacitance range | I <sub>out</sub> <= 1A | 4    | 10   | 1000 | μF   |
| C <sub>OUT</sub> | Enective output capacitance range  | I <sub>out</sub> > 1A  | 10   | 20   | 1000 | μF   |
| Tj               | Operating junction temperature     |                        | -40  |      | 125  | °C   |

#### 6.4 Thermal Information

|                  |                                              | TPS61033-Q1          | TPS61033-Q1          |      |
|------------------|----------------------------------------------|----------------------|----------------------|------|
|                  | THERMAL METRIC <sup>(1)</sup>                | DRL (SOT583)- 8 PINS | DRL (SOT583)- 8 PINS | UNIT |
|                  |                                              | Standard             | EVM <sup>(2)</sup>   |      |
| R <sub>0JA</sub> | Junction-to-ambient thermal resistance       | 117.5                | 65.8                 | °C/W |
| R <sub>θJC</sub> | Junction-to-case thermal resistance          | 40.0                 | NA                   | °C/W |
| $R_{\theta JB}$  | Junction-to-board thermal resistance         | 23.0                 | NA                   | °C/W |
| $\Psi_{JT}$      | Junction-to-top characterization parameter   | 2.8                  | 1.0                  | °C/W |
| $\Psi_{JB}$      | Junction-to-board characterization parameter | 22.9                 | 28.4                 | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) Measured on TPS61033EVM, 4-layer, 2oz copper NA PCB.



### 6.5 Electrical Characteristics

 $T_J$  = -40°C to 150°C,  $V_{IN}$  = 3.3 V and  $V_{OUT}$  = 5.0 V. Typical values are at  $T_J$  = 25°C (unless otherwise noted)

|                             | PARAMETER                                | TEST CONDITIONS                                                                                                                               | MIN  | TYP  | MAX  | UNIT |
|-----------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| POWER SUPPL                 | Y                                        |                                                                                                                                               |      |      |      |      |
| V <sub>IN</sub>             | Input voltage range                      |                                                                                                                                               | 1.8  |      | 5.5  | V    |
| Manager                     | Under-voltage lockout threshold          | V <sub>IN</sub> rising                                                                                                                        |      | 1.7  | 1.79 | V    |
| V <sub>IN_UVLO</sub>        | Onder-voltage lockout threshold          | V <sub>IN</sub> falling                                                                                                                       |      | 1.6  |      | V    |
| VIN_HYS                     | VIN UVLO hysteresis                      |                                                                                                                                               |      | 65   |      | mV   |
|                             | Quiescent current into VIN pin           | IC enabled, No load, No switching V <sub>IN</sub> = 1.8 V to 5.5 V, V <sub>FB</sub> = V <sub>REF</sub> + 0.1 V, T <sub>J</sub> up to 125°C    | 13   | 20   | 25   | μΑ   |
| ΙQ                          | Quiescent current into VOUT pin          | IC enabled, No load, No switching V <sub>OUT</sub> = $2.2$ V to 5.5 V, V <sub>FB</sub> = V <sub>REF</sub> + 0.1 V, T <sub>J</sub> up to 125°C |      | 5.3  | 9    | μΑ   |
| I <sub>SD</sub>             | Shutdown current into VIN and SW pin     | IC disabled, $V_{IN} = V_{SW} = 3.3 \text{ V}, T_J = 25^{\circ}\text{C}$                                                                      |      | 0.1  | 0.2  | μA   |
| OUTPUT                      |                                          | 1                                                                                                                                             |      |      | I    |      |
| V <sub>OUT</sub>            | Output voltage setting range             |                                                                                                                                               | 2.2  |      | 5.5  | V    |
| V <sub>OUT</sub> (fixed 5V) | Fixed output voltage                     | FB connected to VIN<br>VIN < VOUT, PWM mode                                                                                                   | 4.93 | 5    | 5.07 | V    |
| V <sub>REF</sub>            | Reference voltage at the FB pin          | PWM mode                                                                                                                                      | 591  | 600  | 609  | mV   |
| V <sub>REF</sub>            | Reference voltage at the FB pin          | PFM mode                                                                                                                                      |      | 606  |      | mV   |
| V <sub>OVP</sub>            | Output over-voltage protection threshold | V <sub>OUT</sub> rising                                                                                                                       | 5.5  | 5.75 | 6.0  | V    |
| V <sub>OVP HYS</sub>        | Over-voltage protection hysteresis       |                                                                                                                                               |      | 0.11 |      | V    |
| -<br>I <sub>FB LKG</sub>    | Leakage current at FB pin                | T <sub>J</sub> = 25°C                                                                                                                         |      | 4    | 25   | nA   |
| I <sub>FB LKG</sub>         | Leakage current at FB pin                | T <sub>J</sub> = 125°C                                                                                                                        |      | 5    | 30   | nA   |
| I <sub>VOUT_LKG</sub>       | Leakage current into VOUT pin            | IC disabled, $V_{IN} = 0 V$ , $V_{SW} = 0 V$ , $V_{OUT} = 5.5 V$ , $T_J = 25^{\circ}C$                                                        |      | 0.2  | 0.5  | μA   |
| t <sub>ss</sub>             | Soft startup time                        | Internal SS ramp time                                                                                                                         |      | 0.86 |      | ms   |
| POWER SWITC                 | :H                                       | 1                                                                                                                                             |      |      |      |      |
| R <sub>DS(on)</sub>         | High-side MOSFET on resistance           | V <sub>OUT</sub> = 5.0 V                                                                                                                      |      | 46   |      | mOhm |
| R <sub>DS(on)</sub>         | Low-side MOSFET on resistance            | V <sub>OUT</sub> = 5.0 V                                                                                                                      |      | 25   |      | mOhm |
| f <sub>SW</sub>             | Switching frequency                      | V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 5.0 V, PWM mode                                                                                   | 2.0  | 2.4  | 2.8  | MHz  |
| t <sub>ON min</sub>         | Minimum on time                          |                                                                                                                                               | 20   | 48   | 65   | ns   |
| t <sub>OFF min</sub>        | Minimum off time                         |                                                                                                                                               |      | 35   | 70   | ns   |
| I <sub>LIM_SW</sub>         | Valley current limit                     | V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 5.0 V TPS61033-Q1,<br>MODE=0                                                                      | 4.88 | 5.5  | 6.48 | А    |
| I <sub>LIM_SW</sub>         | Valley current limit                     | V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 5.0 V TPS61033-Q1,<br>MODE=1                                                                      | 4.88 | 5.5  | 6.48 | А    |
| I <sub>LIM_SW</sub>         | Valley current limit                     | V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 5.0 V TPS610333-<br>Q1, MODE=0                                                                    | 1.45 | 1.85 | 2.35 | А    |
| I <sub>LIM_SW</sub>         | Valley current limit                     | V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 5.0 V TPS610333-<br>Q1, MODE=1                                                                    | 1.55 | 2.05 | 2.75 | А    |
| I <sub>REVERSE</sub>        | Reverse current limit (MODE=1)           | V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 5.0 V; MODE = 1                                                                                   |      | -1.4 |      | А    |
| I <sub>LIM_CHG</sub>        | Pre-charge current                       | V <sub>IN</sub> = 1.8 - 5.5 V, V <sub>OUT</sub> < 0.4 V                                                                                       |      | 330  |      | mA   |
| I <sub>LIM_CHG_max</sub>    | Maximum pre-charge current               | V <sub>IN</sub> = 2.4 V, V <sub>OUT</sub> > 0.4 V ; TPS610333-<br>Q1                                                                          |      | 800  | 1000 | mA   |
| LOGIC INTERF                | ACE                                      |                                                                                                                                               |      |      |      |      |
| V <sub>EN_H</sub>           | EN logic high threshold                  | V <sub>IN</sub> > 1.8 V or V <sub>OUT</sub> > 2.2 V                                                                                           |      |      | 1.2  | V    |
| V <sub>EN_L</sub>           | EN logic low threshold                   | V <sub>IN</sub> > 1.8 V or V <sub>OUT</sub> > 2.2 V                                                                                           | 0.4  |      |      | V    |
| V <sub>MODE_H</sub>         | MODE Logic high threshold                | V <sub>IN</sub> > 1.8 V or V <sub>OUT</sub> > 2.2 V                                                                                           |      |      | 1.2  | V    |
| V <sub>MODE_L</sub>         | MODE Logic Low threshold                 | V <sub>IN</sub> > 1.8 V or V <sub>OUT</sub> > 2.2 V                                                                                           | 0.4  |      |      | V    |
| R <sub>DOWN</sub>           | EN pins internal pull-down resistor      |                                                                                                                                               |      | 10   |      | MOhm |
| R <sub>DOWN</sub>           | MODE pins internal pull-down resistor    |                                                                                                                                               |      | 1    |      | MOhm |
| POWER GOOD                  |                                          |                                                                                                                                               |      |      | 1    |      |
| PGD <sub>OV</sub>           | PGOOD upper threshold                    | % of VOUT setting                                                                                                                             | 105  | 107  | 110  | %    |

Copyright © 2023 Texas Instruments Incorporated



## 6.5 Electrical Characteristics (continued)

#### $T_J = -40^{\circ}$ C to 150°C, $V_{IN} = 3.3$ V and $V_{OUT} = 5.0$ V. Typical values are at $T_J = 25^{\circ}$ C (unless otherwise noted)

| PARAMETER                 |                                            | TEST CONDITIONS                                   | MIN | TYP | MAX | UNIT |
|---------------------------|--------------------------------------------|---------------------------------------------------|-----|-----|-----|------|
| PGD <sub>UV</sub>         | PGOOD lower threshold                      | % of VOUT setting                                 | 91  | 93  | 95  | %    |
| PGD <sub>HYST</sub>       | PGOOD upper threshold (rising and falling) | % of VOUT setting                                 |     | 2.5 |     | %    |
| t <sub>PGDFLT(rise)</sub> | Delay time to PGOOD high signal            |                                                   |     | 1.3 |     | ms   |
| t <sub>PGDFLT(fall)</sub> | Glitch filter time of PGOOD                |                                                   |     | 33  |     | μs   |
| SPREAD SPE                | CTRUM                                      |                                                   |     |     |     |      |
| F <sub>DITHER</sub>       |                                            | V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 5.0 V |     | ±6% |     | %    |
| FPATTERN                  |                                            | V <sub>OUT</sub> > 3.0 V                          |     | 11  |     | kHz  |
| PROTECTION                | 1                                          | ·                                                 | •   |     |     |      |
| T <sub>SD</sub>           | Thermal shutdown threshold                 | T <sub>J</sub> rising                             |     | 170 |     | °C   |
| T <sub>SD</sub>           | Thermal shutdown threshold                 | T <sub>J</sub> falling                            |     | 155 |     | °C   |
| T <sub>SD_HYS</sub>       | Thermal shutdown hysteresis                | T <sub>J</sub> falling below T <sub>SD</sub>      |     | 15  |     | °C   |



### 6.6 Typical Characteristics

 $V_{IN}$  = 3.3 V,  $V_{OUT}$  = 5 V,  $T_J$  = 25°C, unless otherwise noted





22

21

21.5

20.5

TPS61033-Q1, TPS610333-Q1 SLVSH62 - NOVEMBER 2023









7.5

7

6.5

5.5

6

5

4

3.5

-40

-20

0

20

40

Figure 6-8. Quiescent Current into VOUT vs Temperature

60

Temperature (°C)

 $V_{IN}$  = 1.8 V;  $V_{OUT}$  = 2.2 V, 3.3 V, 5 V,  $T_{J}$  = -40°C to +125°C,

No switching

80

100

120

140

4.5

Quiescent Current (µA)

Vout=2.2V Vout=3.3V Vout=5.0V



# 6.6 Typical Characteristics (continued)

 $V_{IN}$  = 3.3 V,  $V_{OUT}$  = 5 V,  $T_J$  = 25°C, unless otherwise noted





# 7 Detailed Description

## 7.1 Overview

The TPS61033-Q1 is a fully-integrated synchronous boost converter and operates from an input voltage supply range from 1.8 V to 5.5 V with 5.5-A (typical) valley switch current limit. The TPS61033-Q1 operates at 2.4-MHz switching frequency. There are two optional modes at light load by configuring the MODE pin: auto PFM mode and forced PWM to balance the efficiency and noise immunity in light load. The TPS61033-Q1 consumes an 20-µA quiescent current from VIN at light load condition. During shutdown, the TPS61033-Q1 is completely disconnected from the input power and only consumes a 0.1-µA current to achieve long battery life. During PWM operation, the converter uses adaptive constant on-time valley current mode control scheme to achieve excellent line regulation and load regulation and allows the use of a small inductor and ceramic capacitors. Internal loop compensation simplifies the design process while minimizing the number of external components.

## 7.2 Functional Block Diagram



# 7.3 Feature Description

#### 7.3.1 Undervoltage Lockout

The TPS61033-Q1 has a built-in undervoltage lockout (UVLO) circuit to ensure the device working properly. When the input voltage is above the UVLO rising threshold of 1.7 V (typical), the TPS61033-Q1 can be enabled to boost the output voltage. The device is disabled when the falling voltage at the VIN pin trips the UVLO falling threshold, which is 1.6 V (typical). A hysteresis of 100 mV (typical) is added so that the device cannot be enabled again until the input voltage exceeds 1.7 V (typical). This function is implemented to prevent the device from malfunctioning when the input voltage is between UVLO rising and falling threshold.

#### 7.3.2 Enable and Soft Start

When the input voltage is above the UVLO rising threshold and the EN pin is pulled to a voltage above 1.2 V, the TPS61033-Q1 is enabled and starts up. To minimize the inrush current during start up, the TPS61033-Q1 has a soft start up function. At the beginning, the TPS61033-Q1 enters pre-charge phase and charges the output capacitors with a current of approximately 330 mA when the output voltage is below 0.4 V. When the output voltage is charged above 0.4 V, the output current is changed to having output current capability to drive the 2- $\Omega$  resistance load. To minimize the inrush current further, the TPS61033-Q1 has a maximum pre-charge current of 900 mA(typical). After the output voltage reaches the input voltage, the TPS61033-Q1 starts switching, and the reference voltage ramps up a 0.8 mV/µs. When the voltage at the EN pin is below 0.4 V, the internal enable comparator turns the device into shutdown mode. In the shutdown mode, the device is entirely turned off. The output is disconnected from input power supply.

### 7.3.3 Setting the Output Voltage

There are two ways to set the output voltage of the TPS61033-Q1: adjustable or fixed. If the FB is connected to VIN, the TPS61033-Q1 works as a fixed 5.0-V output voltage version, the TPS61033-Q1 uses the internal resistor divider.

The output voltage is also can be set by an external resistor divider (R1, R2 in Figure 8-1). When the output voltage is regulated, the typical voltage at the FB pin is  $V_{REF}$ . Thus the resistor divider is determined by Equation 5.

$$R1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R2$$

where

- V<sub>OUT</sub> is the regulated output voltage
- V<sub>REF</sub> is the internal reference voltage at the FB pin

TPS610333-Q1 can only support fixed 5.0-V output voltage, so engineer needs to connected FB pin to VIN pin rather than external resistor divider

### 7.3.4 Current Limit Operation

The TPS61033-Q1 uses a valley current limit sensing scheme. Current limit detection occurs during the off-time by sensing of the voltage drop across the synchronous rectifier.

When the load current is increased such that the inductor current is above the current limit within the whole switching cycle time, the off-time is increased to allow the inductor current to decrease to this threshold before the next on-time begins (so called frequency foldback mechanism). When the current limit is reached, the output voltage decreases during further load increase.

The maximum continuous output current ( $I_{OUT(LC)}$ ), before entering current limit (CL) operation, can be defined by Equation 2.

$$I_{OUT(CL)} = (1 - D) \times \left( I_{LIM} + \frac{1}{2} \Delta I_{L(P-P)} \right)$$

(1)



where

- D is the duty cycle
- $\Delta I_{L(P-P)}$  is the inductor ripple current •

The duty cycle can be estimated by Equation 3.

$$D = 1 - \frac{V_{IN} \times \eta}{V_{OUT}}$$

(3)

#### where

- V<sub>OUT</sub> is the output voltage of the boost converter ٠
- $V_{IN}$  is the input voltage of the boost converter  $\eta$  is the efficiency of the converter, use 90% for most applications



The peak-to-peak inductor ripple current is calculated by Equation 4.

$$\Delta I_{L(P-P)} = \frac{V_{IN} \times D}{L \times f_{SW}}$$

where

- L is the inductance value of the inductor
- f<sub>SW</sub> is the switching frequency
- · D is the duty cycle
- V<sub>IN</sub> is the input voltage of the boost converter

#### 7.3.5 Pass-Through Operation

When the input voltage is higher than the setting output voltage, the output voltage is higher than the target regulation voltage, the device works in pass-through mode. When the output voltage is 101% of the setting target voltage, the TPS61033-Q1 stops switching and fully turns on the high-side PMOS FET. The output voltage is the input voltage minus the voltage drop across the DCR of the inductor and the  $R_{DS(on)}$  of the PMOS FET. When the output voltage drops below the 97% of the setting target voltage as the input voltage declines or the load current increases, the TPS61033-Q1 resumes switching again to regulate the output voltage.

#### 7.3.6 Power Good Indicator

The TPS61033-Q1 integrates a power good indicator to simplify sequencing and supervision. The power-good output consists of an open-drain NMOS, requiring an external pullup resistor connect to a suitable voltage supply. The PG pin goes high with a typical 1.3 ms delay time after VOUT is between 93% (typical) and 107% (typical) of the target output voltage. When the output voltage is out of the target output voltage window, the PG pin immediately goes low with a 33 µs deglitch filter delay. This deglitch filter also prevents any false pulldown of the PGOOD due to transients. When EN is pulled low, the PG pin is also forced low with a 33 µs deglitch filter delay. If not used, the PG pin can be left floating or connected to GND.

#### 7.3.7 Implement Output Discharge by PG function

The purpose of the output discharge function is to ensure a defined down-ramp of the output voltage and to let the output voltage close to 0 V quickly when the device is being disabled. TPS61033-Q1 can implement output discharge function by PG function that requires a  $R_{Dummy}$  resistor connected between PG pin and Vout pin. PG is an open drain NMOS architecture with up to 50 mA current capability, the PG pin becomes logic high when the output voltage reaches the target value, so the dummy load resistor does not lead any power loss during normal operation. When the EN pin gets low, the TPS61033-Q1 is disabled and meanwhile the PG pin gets low with a typical 33µs glitch time ( $t_{glitch}$ ). With PG pin keep low, the  $R_{Dummy}$  works as a dummy load to discharge output voltage. Changing  $R_{Dummy}$  can adjust the output discharge rate.





(4)



#### 7.3.8 Spread Spectrum Frequency Modulation

The TPS61033-Q1 provides a spread spectrum feature which reduces the EMI of the power supply over a wide frequency range. The device uses a triangle jitter to spread the switching frequency with  $\pm 6\%$  of normal frequency. The frequency of the triangle jitter is typically 11KHz.

#### 7.3.9 Overvoltage Protection

The TPS61033-Q1 has an output overvoltage protection (OVP) to protect the device if the external feedback resistor divider is wrongly populated. When the output voltage is above 5.75 V typically, the device stops switching. Once the output voltage falls 0.1 V below the OVP threshold, the device resumes operating again.

#### 7.3.10 Output Short-to-Ground Protection

The TPS61033-Q1 starts to limit the output current when the output voltage is below 1.8 V. The lower the output voltage reaches, the smaller the output current is. When the VOUT pin is short to ground, and the output voltage becomes less than 0.4 V, the output current is limited to approximately 330 mA. Once the short circuit is released, the TPS61033-Q1 goes through the soft start-up again to the regulated output voltage.

#### 7.3.11 Thermal Shutdown

The TPS61033-Q1 goes into thermal shutdown once the junction temperature exceeds 170°C. When the junction temperature drops below the thermal shutdown recovery temperature, typically 155°C, the device starts operating again.

#### 7.4 Device Functional Modes

TPS61033-Q1 has two optional modes in light load by configuring the MODE pin: auto PFM mode and forced PWM to balance the efficiency and noise immunity in light load.

#### 7.4.1 PWM Mode

The TPS61033-Q1 uses a quasi-constant 2.4-MHz frequency pulse width modulation (PWM) at moderate to heavy load current. Based on the input voltage to output voltage ratio, a circuit predicts the required on-time. At the beginning of the switching cycle, the NMOS switching FET. The input voltage is applied across the inductor and the inductor current ramps up. In this phase, the output capacitor is discharged by the load current. When the on-time expires, the main switch NMOS FET is turned off, and the rectifier PMOS FET is turned on. The inductor transfers its stored energy to replenish the output capacitor and supply the load. The inductor current declines because the output voltage is higher than the input voltage. When the inductor current hits the valley current threshold determined by the output of the error amplifier, the next switching cycle starts again.

The TPS61033-Q1 has a built-in compensation circuit that can accommodate a wide range of input voltage, output voltage, inductor value, and output capacitor value for stable operation.

#### 7.4.2 Power-Save Mode

The TPS61033-Q1 integrates a power-save mode with PFM to improve efficiency at light load. When the load current decreases, the inductor valley current set by the output of the error amplifier no longer regulates the output voltage. When the inductor valley current hits the low limit, the output voltage exceeds the setting voltage as the load current decreases further. When the FB voltage hits the PFM reference voltage, the TPS61033-Q1 goes into the power-save mode. In the power-save mode, when the FB voltage rises and hits the PFM reference voltage, the device continues switching for several cycles because of the delay time of the internal comparator — then it stops switching. The load is supplied by the output capacitor, and the output voltage declines. When the FB voltage falls below the PFM reference voltage, after the delay time of the comparator, the device starts switching again to ramp up the output voltage.





Figure 7-2. Output Voltage in PWM Mode and PFM Mode



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS61033-Q1 is a synchronous boost converter designed to operate from an input voltage supply range between 1.8 V and 5.5 V with a 5.5-A (typical) valley switch current limit. The TPS61033-Q1 typically operates at a quasi-constant 2.4-MHz frequency PWM at moderate-to-heavy load currents. At light load currents, the TPS61033-Q1 converter operates in power-save mode with PFM to achieve high efficiency over the entire load current range.

#### 8.2 Typical Application

The TPS61033-Q1 provides a power supply solution for portable devices powered by batteries. With 5.5-A (typical) switch current capability, the TPS61033-Q1 can output 5 V and 2 A with 3.3V input voltage.



Figure 8-1. 5-V Boost Converter

#### 8.2.1 Design Requirements

The design parameters are listed in Table 8-1.

Table 8-1. Design Parameters

| PARAMETERS     | VALUES          |
|----------------|-----------------|
| Input voltage  | 3.0 V to 4.35 V |
| Output voltage | 5 V             |
| Output current | 2.0 A           |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Setting the Output Voltage

The output voltage is set by an external resistor divider (R1, R2 in Figure 8-1). When the output voltage is regulated, the typical voltage at the FB pin is  $V_{REF}$ . Thus the resistor divider is determined by Equation 5.

$$R1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R2$$

where

- V<sub>OUT</sub> is the regulated output voltage
- V<sub>REF</sub> is the internal reference voltage at the FB pin

For the best accuracy, keep R2 smaller than 300 k $\Omega$  to ensure the current flowing through R2 is at least 100 times larger than the FB pin leakage current. Changing R2 towards a lower value increases the immunity against noise injection. Changing the R2 towards a higher value reduces the quiescent current for achieving highest efficiency at low load currents.

#### 8.2.2.2 Inductor Selection

Because the selection of the inductor affects steady-state operation, transient behavior, and loop stability. The inductor is the most important component in power regulator design. There are three important inductor specifications, inductor value, saturation current, and dc resistance (DCR).

The TPS61033-Q1 is designed to work with inductor values between 0.37  $\mu$ H and 2.9  $\mu$ H. Follow Equation 6 to Equation 8 to calculate the inductor peak current for the application. To calculate the current in the worst case, use the minimum input voltage, maximum output voltage, and maximum load current of the application. To have enough design margins, choose the inductor value with -30% tolerances, and low power-conversion efficiency for the calculation.

In a boost regulator, the inductor dc current can be calculated by Equation 6.

$$I_{L(DC)} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}$$
(6)

where

- V<sub>OUT</sub> is the output voltage of the boost converter
- I<sub>OUT</sub> is the output current of the boost converter
- V<sub>IN</sub> is the input voltage of the boost converter
- η is the power conversion efficiency, use 90% for most applications

The inductor ripple current is calculated by Equation 7.

$$\Delta I_{L(P-P)} = \frac{V_{IN} \times D}{L \times f_{SW}}$$
(7)

where

- D is the duty cycle, which can be calculated by Equation 3
- L is the inductance value of the inductor
- f<sub>SW</sub> is the switching frequency
- V<sub>IN</sub> is the input voltage of the boost converter

Therefore, the inductor peak current is calculated by Equation 8.

$$I_{L(P)} = I_{L(DC)} + \frac{\Delta I_{L(P-P)}}{2}$$
(8)

Normally, it is advisable to work with an inductor peak-to-peak current of less than 40% of the average inductor current for maximum output current. A smaller ripple from a larger valued inductor reduces the magnetic hysteresis losses in the inductor and EMI. But in the same way, load transient response time is increased. The

(5)

(9)

(10)

saturation current of the inductor must be higher than the calculated peak inductor current. Table 8-2 lists the recommended inductors for the TPS61033-Q1.

| PART NUMBER <sup>(1)</sup> | L (µH) | DCR MAX<br>(mΩ) | SATURATION CURRENT<br>(A) | SIZE (LxWxH) | VENDOR    |
|----------------------------|--------|-----------------|---------------------------|--------------|-----------|
| XGL4020-471MEC             | 0.47   | 5.1             | 6.1                       | 4 x 4 x 2.1  | Coilcraft |
| XGL4020-102MEC             | 1      | 9.0             | 3.8                       | 4 x 4 x 2.1  | Coilcraft |

(1) See *Third-party Products* disclaimer

#### 8.2.2.3 Output Capacitor Selection

The output capacitor is mainly selected to meet the requirements for output ripple and loop stability. The ripple voltage is related to capacitor capacitance and its equivalent series resistance (ESR). Assuming a ceramic capacitor with zero ESR, the minimum capacitance needed for a given ripple voltage can be calculated by Equation 9.

$$C_{OUT} = \frac{I_{OUT} \times D_{MAX}}{f_{SW} \times V_{BIPPLE}}$$

where

- D<sub>MAX</sub> is the maximum switching duty cycle
- V<sub>RIPPLE</sub> is the peak-to-peak output ripple voltage
- I<sub>OUT</sub> is the maximum output current
- f<sub>SW</sub> is the switching frequency

The ESR impact on the output ripple must be considered if tantalum or aluminum electrolytic capacitors are used. The output peak-to-peak ripple voltage caused by the ESR of the output capacitors can be calculated by Equation 10.

$$V_{RIPPLE(ESR)} = I_{L(P)} \times R_{ESR}$$

Take care when evaluating the derating of a ceramic capacitor under dc bias voltage, aging, and ac signal. For example, the dc bias voltage can significantly reduce capacitance. A ceramic capacitor can lose more than 50% of its capacitance at its rated voltage. Therefore, always leave margin on the voltage rating to ensure adequate capacitance at the required output voltage. Increasing the output capacitor makes the output ripple voltage smaller in PWM mode.

TI recommends using the X5R or X7R ceramic output capacitor in the range of  $4-\mu$ F to  $1000-\mu$ F effective capacitance, using  $10-\mu$ F effective capacitance when output current is lower than 1 A and  $20-\mu$ F when output current is higher than 1 A. The output capacitor affects the small signal control loop stability of the boost regulator. If the output capacitor is below the range, the boost regulator can potentially become unstable. Increasing the output capacitor makes the output ripple voltage smaller in PWM mode.

#### 8.2.2.4 Input Capacitor Selection

Multilayer X5R or X7R ceramic capacitors are excellent choices for the input decoupling of the step-up converter as they have extremely low ESR and are available in small footprints. Input capacitors must be located as close as possible to the device. While a 10-µF input capacitor is sufficient for most applications, larger values may be used to reduce input current ripple without limitations. Take care when using only ceramic input capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, a load step at the output can induce ringing at the VIN pin. This ringing can couple to the output and be mistaken as loop instability or even damage the part. In this circumstance, place additional bulk capacitance (tantalum or aluminum electrolytic capacitor) between ceramic input capacitor and the power source to reduce ringing that can occur between the inductance of the power source leads and ceramic input capacitor.

Copyright © 2023 Texas Instruments Incorporated



#### 8.2.3 Application Curves







# 8.3 Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 1.8 V to 5.5 V. This input supply must be well regulated. If the input supply is located more than a few inches from the converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. A typical choice is a tantalum or aluminum electrolytic capacitor with a value of 100  $\mu$ F. Output current of the input power supply must be rated according to the supply voltage, output voltage, and output current of the TPS61033-Q1.

#### 8.4 Layout

#### 8.4.1 Layout Guidelines

As for all switching power supplies, especially those running at high switching frequency and high currents, layout is an important design step. If the layout is not carefully done, the regulator suffers from instability and noise problems. To maximize efficiency, switch rise and fall time are very fast. To prevent radiation of high frequency noise (for example, EMI), proper layout of the high-frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin, and always use a ground plane under the switching regulator to minimize interplane coupling. The input capacitor needs not only to be close to the VIN pin, but also to the GND pin in order to reduce input supply ripple.

The most critical current path for all boost converters is from the switching FET, through the rectifier FET, then the output capacitors, and back to ground of the switching FET. This high current path contains nanosecond rise and fall time and must be kept as short as possible. Therefore, the output capacitor not only must be close to the VOUT pin, but also to the GND pin to reduce the overshoot at the SW pin and VOUT pin.

For better thermal performance, TI suggest to make copper polygon connected with each pin bigger.

Copyright © 2023 Texas Instruments Incorporated



#### 8.4.2 Layout Example



Figure 8-12. Layout Example



#### 8.4.3 Thermal Considerations

Restrict the maximum IC junction temperature to  $125^{\circ}$ C under normal operating conditions. Calculate the maximum allowable dissipation,  $P_{D(max)}$ , and keep the actual power dissipation less than or equal to  $P_{D(max)}$ . The maximum-power-dissipation limit is determined using Equation 11.

$$\mathsf{P}_{\mathsf{D}(\mathsf{max})} = \frac{125 - \mathsf{T}_{\mathsf{A}}}{\mathsf{R}_{\mathsf{\theta}\mathsf{J}\mathsf{A}}} \tag{11}$$

where

- T<sub>A</sub> is the maximum ambient temperature for the application
- R<sub>0JA</sub> is the junction-to-ambient thermal resistance given in Section 8.4.3

The TPS61033-Q1 comes in a SOT583 package. The real junction-to-ambient thermal resistance of the package greatly depends on the PCB type, layout. Using larger and thicker PCB copper for the power pads (GND, SW, and VOUT) to enhance the thermal performance. Using more vias connects the ground plate on the top layer and bottom layer around the IC without solder mask also improves the thermal capability.



## 9 Device and Documentation Support

### 9.1 Device Support

#### 9.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| November 2023 | *        | Initial Release |

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS610333QDRLRQ1 | ACTIVE        | SOT-5X3      | DRL                | 8    | 4000           | RoHS & Green    | Call TI   SN                         | Level-1-260C-UNLIM   | -40 to 125   | 0333Q                   | Samples |
| TPS61033QDRLRQ1  | ACTIVE        | SOT-5X3      | DRL                | 8    | 4000           | RoHS & Green    | Call TI   SN                         | Level-1-260C-UNLIM   | -40 to 125   | 033Q                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### OTHER QUALIFIED VERSIONS OF TPS61033-Q1 :

• Catalog : TPS61033

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |         |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|---------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS610333QDRLRQ1            | SOT-5X3 | DRL                | 8 | 4000 | 180.0                    | 8.4                      | 2.75       | 1.9        | 0.8        | 4.0        | 8.0       | Q3               |
| TPS61033QDRLRQ1             | SOT-5X3 | DRL                | 8 | 4000 | 180.0                    | 8.4                      | 2.75       | 1.9        | 0.8        | 4.0        | 8.0       | Q3               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Dec-2023



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS610333QDRLRQ1 | SOT-5X3      | DRL             | 8    | 4000 | 210.0       | 185.0      | 35.0        |
| TPS61033QDRLRQ1  | SOT-5X3      | DRL             | 8    | 4000 | 210.0       | 185.0      | 35.0        |

# **DRL0008A**



# **PACKAGE OUTLINE**

# SOT-5X3 - 0.6 mm max height

PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not averaged 0.45 mm particular.
- exceed 0.15 mm per side.
- 4. Reference JEDEC Registration MO-293, Variation UDAD



# **DRL0008A**

# **EXAMPLE BOARD LAYOUT**

# SOT-5X3 - 0.6 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
 7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.



# **DRL0008A**

# **EXAMPLE STENCIL DESIGN**

# SOT-5X3 - 0.6 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated