SBASAF6A October 2021 – October 2024 ADC09DJ1300 , ADC09QJ1300 , ADC09SJ1300
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
ADC SAMPLING CLOCK | ||||||
tAD | Sampling (aperture) delay from the clock falling edge to sampling instant | PLL disabled, CLK± | 305 | ps | ||
PLL enabled, CLK± | 314 | ps | ||||
PLL enabled, SE_CLK | 332 | ps | ||||
tAJ | Aperture jitter, rms | Dither disabled (ADC_DITH_EN = 0) | 50 | fs | ||
Dither enabled (ADC_DITH_EN = 1) | 54 | fs | ||||
tJ(PLL) | PLL additive jitter, rms | PLL enabled (PLL_EN = 1), fPLLREF = 50 MHz | 465 | fs | ||
tJ(PLL) | PLL additive jitter, rms | PLL enabled (PLL_EN = 1), fPLLREF = 325 MHz | 370 | fs | ||
CLOCK AND TRIGGER OUTPUTS (PLLREFO±, TRIGOUT±, ORC, ORD) | ||||||
fPLLREFO | PLLREFO± frequency range | PLL Enabled, PLLREFO± enabled | 50 | 500 | MHz | |
fDIVREFO | ORC and ORD frequency range when programmed to output divided PLL reference clock | PLL Enabled, DIVREF_C_MODE > 0, DIVREF_D_MODE > 0 | 12.5 | 100 | MHz | |
tPW(TRIGOUT) | Minimum TRIGOUT± pulse width | TRIGOUT_SRC = 0 (TMSTP±) | 1 | tCLK | ||
fTRIGOUT | TRIGOUT± frequency range | TRIGOUT_SRC = 1 (S-PLL) | 800 | MHz | ||
tPD(REF) | Input clock to PLLREFO± propagation delay | PLLREF_SE = 0 (CLK± used), nominal supply voltage, TA = 25°C | 280 | 359 | 440 | ps |
PLLREF_SE = 1 (SE_CLK used), nominal supply voltage, TA = 25°C | 380 | 469 | 560 | |||
tPD-TEMPCO | Input clock to PLLREFO± propagation delay temperature coefficient | PLLREF_SE = 0 (CLK± used), nominal supply voltage | 250 | 330 | 420 | fs/°C |
PLLREF_SE = 1 (SE_CLK used), nominal supply voltage | 280 | 365 | 450 | |||
tPD-VOLTCO | Input clock to PLLREFO± propagation delay supply voltage coefficient | PLLREF_SE = 0 (CLK± used), TA = 25°C | –533 | –397 | –186 | fs/mV |
PLLREF_SE = 1 (SE_CLK used), TA = 25°C | –480 | –372 | –180 | |||
SERIAL DATA OUTPUTS (D[7:0]+, D[7:0]–) | ||||||
fSERDES | Serialized output bit rate | 2.5 | 17.16 | Gbps | ||
UI | Serialized output unit interval | 58.3 | 400 | ps | ||
tTLH | Low-to-high transition time (differential) | 20% to 80%, 8H8L test pattern, 16.5 Gbps | 28 | ps | ||
tTHL | High-to-low transition time (differential) | 20% to 80%, 8H8L test pattern, 16.5 Gbps | 28 | ps | ||
DDJ | Data dependent jitter, peak-to-peak | PRBS-7 test pattern, JMODE = 0, 10.4 Gbps | 9.89 | ps | ||
PRBS-9 test pattern, JMODE = 4, 16.5 Gbps, fS = 1GSPS | 6.9 | |||||
PRBS-9 test pattern, JMODE = 8, 16.0875 Gbps | 7.29 | |||||
DCD | Even-odd jitter, peak-to-peak | PRBS-7 test pattern, JMODE = 0, 10.4 Gbps | 0.05 | ps | ||
PRBS-9 test pattern, JMODE = 4, 16.5 Gbps, fS = 1GSPS | 0.01 | |||||
PRBS-9 test pattern, JMODE = 8, 16.0875 Gbps | 0.02 | |||||
EBUJ | Effective bounded uncorrelated jitter, peak-to-peak | PRBS-7 test pattern, JMODE = 0, 10.4 Gbps | 1.45 | ps | ||
PRBS-9 test pattern, JMODE = 4, 16.5 Gbps, fS = 1GSPS | 0.85 | |||||
PRBS-9 test pattern, JMODE = 8, 16.0875 Gbps | 2.26 | |||||
RJ | Unbounded random jitter, RMS | 8H8L test pattern, JMODE = 0, 10.4 Gbps | 0.61 | ps | ||
8H8L test pattern, JMODE = 4, 16.5 Gbps, fS = 1GSPS | 0.72 | |||||
8H8L test pattern, JMODE = 8, 16.0875 Gbps | .84 | |||||
TJ | Total jitter, peak-to-peak, with unbounded random jitter portion defined with respect to a BER = 1e-15 (Q = 7.94) | PRBS-7 test pattern, JMODE = 0, 10.4 Gbps | 22.04 | ps | ||
PRBS-9 test pattern, JMODE = 4, 16.5 Gbps, fS = 1GSPS | 18.01 | |||||
PRBS-9 test pattern, JMODE = 8, 16.0875 Gbps | 22.34 | |||||
ADC CORE LATENCY | ||||||
tADC | Deterministic delay from the CLK± edge that samples the reference sample to the CLK± edge that samples SYSREF going high(1) | JMODE = 0 | –2 | tCLK cycles | ||
JMODE = 1 | 1 | |||||
JMODE = 2 | –1 | |||||
JMODE = 3 | –1 | |||||
JMODE = 4 | –1 | |||||
JMODE = 5 | –1 | |||||
JMODE = 6 | 1 | |||||
JMODE = 7 | –1 | |||||
JMODE = 8 | –1 | |||||
JMODE = 9 | –1 | |||||
JMODE = 10 | –2 | |||||
JMODE = 11 | –2 | |||||
JMODE = 12 | –1 | |||||
JMODE = 13 | 2 | |||||
JMODE = 14 | –2 | |||||
JMODE = 15 | –2 | |||||
JESD204C AND SERIALIZER LATENCY | ||||||
tTX | Delay from the CLK± rising edge that samples SYSREF high to the first bit of the multiframe (8B/10B encoding) or extended multiblock (64B/66B encoding) on the JESD204C serial output lane corresponding to the reference sample of tADC(2) | JMODE = 0 | 49.8 | 56.6 | tCLK cycles | |
JMODE = 1 | 45.5 | 52.8 | ||||
JMODE = 2 | 45.5 | 52.8 | ||||
JMODE = 3 | 44.3 | 50.5 | ||||
JMODE = 4 | 42.1 | 48 | ||||
JMODE = 5 | 42.1 | 48 | ||||
JMODE = 6 | 53.3 | 60.2 | ||||
JMODE = 7 | 53.3 | 60.2 | ||||
JMODE = 8 | 47.1 | 54.2 | ||||
JMODE = 9 | 58.4 | 65 | ||||
JMODE = 10 | 56.2 | 63.1 | ||||
JMODE = 11 | 66.3 | 74.5 | ||||
JMODE = 12 | 87.2 | 94.8 | ||||
JMODE = 13 | 72.9 | 83.9 | ||||
JMODE = 14 | 61.7 | 68.1 | ||||
JMODE = 15 | 94 | 103.3 | ||||
SERIAL PROGRAMMING INTERFACE (SDO) | ||||||
t(OZD) | Delay from the falling edge of the 16th SCLK cycle during read operation for SDO transition from tri-state to valid data | 1 | ns | |||
t(ODZ) | Delay from the SCS rising edge for SDO transition from valid data to tri-state | 10 | ns | |||
t(OD) | Delay from the falling edge of SCLK during read operation to SDO valid | 1 | 10 | ns |