SLVSDR2B November 2018 – March 2021 ADC12DJ3200QML-SP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
VDD | Supply voltage range | VA19, analog 1.9-V supply(2) | 1.8 | 1.9 | 2 | V |
VA11, analog 1.1-V supply(2) | 1.05 | 1.1 | 1.15 | |||
VD11, digital 1.1-V supply(3) | 1.05 | 1.1 | 1.15 | |||
VCMI | Input common-mode voltage | INA+, INA–, INB+, INB–(2) | –50 | 0 | 100 | mV |
CLK+, CLK–, SYSREF+, SYSREF–(2)(4) | 0 | 0.3 | 0.55 | V | ||
TMSTP+, TMSTP–(3)(5) | 0 | 0.3 | 0.55 | |||
VID | Input voltage, peak-to-peak differential | CLK+ to CLK–, SYSREF+ to SYSREF–, TMSTP+ to TMSTP– | 0.4 | 1.0 | 2.0 | VPP-DIFF |
INA+ to INA–, INB+ to INB– | 1(6) | |||||
VIH | High-level input voltage | CALTRIG, NCOA0, NCOA1, NCOB0, NCOB1, PD, SCLK, SCS, SDI, SYNCSE(2) | 0.7 | V | ||
VIL | Low-level input voltage | CALTRIG, NCOA0, NCOA1, NCOB0, NCOB1, PD, SCLK, SCS, SDI, SYNCSE(2) | 0.45 | V | ||
IC_TD | Temperature diode input current | TDIODE+ to TDIODE– | 100 | µA | ||
CL | BG maximum load capacitance | 100 | pF | |||
IO | BG maximum output current | 100 | µA | |||
DC | Input clock duty cycle | 30% | 50% | 70% | ||
TA | Operating free-air temperature | –55 | °C | |||
Tj | Operating junction temperature | 125(1) | °C |