SBASAL3 September 2024 ADC3669
PRODUCTION DATA
The operation of the digital decimation filters can be controlled using registers 0x163 to 0x169. The NCO frequencies are mapped to registers 0x200 to 0x2DF. The DDC is versatile and can support many operating modes.
ADDR | DESCRIPTION |
---|---|
0x163 | Select which ADC is connected to which DDC. By default each ADC is connected to two DDC. |
0x164 | Select NCO mode and update NCO frequencies |
0x165 | Configure NCO frequency update |
0x166 | Assign NCO frequency 0..3 to each NCO |
0x167/168 | Select Decimation for each DDC if unequal decimation factors are used |
0x169 | Configure # of DDC and common decimation factor |
The following sequence can be used to configure the DDC for a static operating mode (either fixed NCO/slow changing NCO frequencies): Complex decimation /1024, quad band 32-bit output
ADDR | DATA | DESCRIPTION |
---|---|---|
0x162 | 0x06 | Select complex decimation, 32-bit output resolution. |
0x169 | 0x1A | Configuration to 4x DDC (quad band) with common decimation of 1024. |