SBAS683B August 2014 – May 2020 ADS1120-Q1
PRODUCTION DATA.
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
POWER SUPPLY | ||||||
Unipolar analog power supply | AVDD to AVSS | 2.3 | 5.5 | V | ||
AVSS to DGND | –0.1 | 0 | 0.1 | |||
Bipolar analog power supply | AVDD to DGND | 2.3 | 2.5 | 2.75 | V | |
AVSS to DGND | –2.75 | –2.5 | –2.3 | |||
Digital power supply | DVDD to DGND | 2.3 | 5.5 | V | ||
ANALOG INPUTS(1) | ||||||
VIN | Differential input voltage | VIN = V(AINP) – V(AINN)(2) | –VREF / Gain | VREF / Gain | V | |
V(AINx) | Absolute input voltage | PGA disabled, gain = 1 to 4 | AVSS – 0.1 | AVDD + 0.1 | V | |
PGA enabled, gain = 1 to 128 | See the Low-Noise PGA section | |||||
VCM | Common-mode input voltage | PGA disabled, gain = 1 to 4 | AVSS – 0.1 | AVDD + 0.1 | V | |
PGA enabled, gain = 1 to 128 | See the Low-Noise PGA section | |||||
VOLTAGE REFERENCE INPUTS(3) | ||||||
VREF | Differential reference input voltage | VREF = V(REFPx) – V(REFNx) | 0.75 | 2.5 | AVDD – AVSS | V |
V(REFNx) | Absolute negative reference voltage | AVSS – 0.1 | V(REFPx) – 0.75 | V | ||
V(REFPx) | Absolute positive reference voltage | V(REFNx) + 0.75 | AVDD + 0.1 | V | ||
EXTERNAL CLOCK SOURCE | ||||||
f(CLK) | External clock frequency | 0.5 | 4.096 | 4.5 | MHz | |
Duty cycle | 40% | 60% | ||||
DIGITAL INPUTS | ||||||
Input voltage | DGND | DVDD | V | |||
TEMPERATURE RANGE | ||||||
TA | Operating ambient temperature | –40 | 125 | °C |