SBASAP8A december 2022 – august 2023 ADS131B23
PRODUCTION DATA
Conversion data for ADC1A and ADC1B are 24 bits and are automatically output on SDO as part of the SPI frame, unless register data are output following a register read command.
Data are provided in binary two's-complement format. Use Equation 8 to calculate the size of one code (LSB).
A positive full-scale input VIN ≥ +FSR – 1 LSB = VREFy / Gain – 1 LSB produces an output code of 7FFFFFh and a negative full-scale input (VIN ≤ –FSR = –VREFy / Gain) produces an output code of 800000h. The output clips at these codes for signals that exceed full-scale.
Table 8-6 summarizes the ideal output codes for different input signals.
INPUT SIGNAL (VIN = VAINP – VAINN) |
IDEAL OUTPUT CODE |
---|---|
≥ FSR (223 – 1) / 223 | 7FFFFFh |
FSR / 223 | 000001h |
0 | 000000h |
–FSR / 223 | FFFFFFh |
≤ –FSR | 800000h |
Figure 8-6 shows the mapping of the analog input signal to the output codes.