4 Revision History
Changes from Revision A (December 2015) to Revision B (January 2023)
- Changed rising to falling in the tSU_SYSREF and tH_SYSREF parameter descriptionsGo
- Deleted the tSU_SYSREF maximum valueGo
- Added second table note to Timing Characteristics tableGo
- Added SYSREF Timing Diagram figureGo
- Deleted One threshold is set per channel pair A, B, and C, D. from Overrange Indication sectionGo
- Added note to Overrange Indication sectionGo
- Changed FFh to 0Fh in Table 7-8
Go
- Deleted 5th row (LMFS = 2881) from Table 7-13
Go
- Deleted LMFS = 2881 section from Table 7-14
Go
- Changed bit 0, register 53, master page (80h) from 0 to SET
SYSREF
Go
- Added register 54 to master page registersGo
- Removed registers 19h to 20h from JESD Digital Page
(6900h)Go
- Added register 17h to JESD Analog Page (6A00h)Go
- Changed 00h26 to 0026h in ADDRESS column and 80h to C0h in DATA
column of Example Register Writes tableGo
- Added Table 7-16,
deleted legends from Register Descriptions sectionGo
- Changed register description of Register 53h (address = 53h) [reset = 0h], Master Page (80h)Go
- Added Register 54h (address = 54h) [reset = 0h], Master Page (80h)Go
- Deleted the tables and description for registers
0x19-0x20Go
- Changed Register 16h Field Descriptions table in Register 16h (address = 16h) [reset = 0h], JESD Analog Page (6A00h)Go
- Added Register 17h (address = 17h) [reset = 0h], JESD Analog Page (6A00h)Go
- Changed 6Ah to 6A00h in register title and changed description of bits 7-5 in Register 1Bh (address = 1Bh) [reset = 0h], JESD Analog Page (6A00h)Go
- Changed description for Step 1 in Start-Up Sequence section Go
- Changed Hardware Reset Timing Diagram figureGo
- Added SYSREF Signal sectionGo
- Added Idle Channel Histogram sectionGo
- Changed Power Supply Recommendations section Go
Changes from Revision * (November 2015) to Revision A (December 2015)
-
Table 7-8: changed
several comments, added rows Go
- Changed Table 7-13: added
footnotes, changed JESD Mode and JESD Mode PLL column headers Go
- Changed Serial Interface Registers figure: changed last value of JESD bank page address Go
- Changed Register Map table: changed ADC page registers 5Fh to 6DhGo
- Changed description of decimation mode 0 to mode 4 in Example
Register Writes section: deleted (default)
Go
- Changed Register 5Fh, Register 60h, and Register 61h Go
- Changed Register 6Ch and Register 6Dh Go
- Changed Start-Up Sequence section Go