SBASAY5 June 2024 ADS8681W
PRODUCTION DATA
The device moves from ACQ state to CONV state on the rising edge of the CONVST/CS signal. The conversion process uses an internal clock and the device ignores any further transitions on the CONVST/CS signal until the ongoing conversion is complete. That is, the device ignores any further transitions during the time interval of tconv.
At the end of conversion, the device enters ACQ state. The cycle time for the device is given by Equation 1:
The conversion time, tconv, varies within the specified limits of tconv_min and tconv_max (as specified in the Timing Requirements table). After initiating a conversion, the host controller monitors for a low-to-high transition on the RVS pin or waits for the tconv_max duration to elapse. The host then initiates a new operation (data transfer or conversion). If RVS is not monitored, substitute tconv in Equation 1 with tconv_max.