4 Revision History
Changes from Revision D (February 2021) to Revision E (August 2022)
- Changed all instances of legacy terminology to controller and
peripheral where SPI is mentionedGo
- Changed Applications sectionGo
- Changed the logic of RST from high to
low in twl_RST parameter of Timing Requirements:
Asynchronous Reset tableGo
- Changed Timing Diagrams sectionGo
- Changed data flag sequence in Output Data Word
sectionGo
- Changed flag from high to low or low to
high to fix discrepancy with register field name for bits 4, 5, 10,
and 11Go
Changes from Revision C (October 2018) to Revision D (February 2021)
-
Updated the numbering format for tables, figures, and
cross-references throughout the document
Go
- Changed AIN_P, AIN_GND to GND specification in Absolute Maximum
Ratings table Go
- Updated specification of Input Overvoltage Protection Circuit,
VOVP
parameter, to ±15 V for test condition AVDD =
floatingGo
- Changed LSB size for the 12.288-V full-scale range in ADC LSB
Values for Different Input Ranges (VREF = 4.096 V) table Go
- Changed the input alarm flags field in Output Data Word With All
Data Flags Enabled table to D[9:8] from D[9:7]Go
- Changed Standard SPI Timing Protocol figuresGo
- Changed DEVICE_ADDR[3:0] type to R/W from R in DEVICE_ID_REG
Register
Go
- Changed the description of PAR_EN bit in DATAOUT_CTL_REG
Register
Go