7.7.1.2 POWER_DOWN_CFG Register (Offset = 1h) [reset = 0h]
POWER_DOWN_CFG is shown in Figure 72 and described in Table 13.
Return to the Summary Table.
Power down configuration register
Figure 72. POWER_DOWN_CFG Register
7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
RESERVED |
PD_REFBY2 |
RESERVED |
PD_ADCB |
RESERVED |
PD_ADCA |
PD_REF |
R-00b |
R/W-0b |
R-0b |
R/W-0b |
R-0b |
R/W-0b |
R/W-0b |
|
Table 13. POWER_DOWN_CFG Register Field Descriptions
Bit |
Field |
Type |
Reset |
Description |
7-6 |
RESERVED |
R |
00b |
Reserved bits. Do not write to these bits. Read returns 00b. |
5 |
PD_REFBY2 |
R/W |
0b |
This bit powers down REFby2 output.
0b = _1 : REFby2 is not powered down.
1b = _2 : REFby2 is powered down.
|
4 |
RESERVED |
R |
0b |
Reserved bits. Do not write to this bit. Read returns 0b. |
3 |
PD_ADCB |
R/W |
0b |
This bit powers down ADC_B and REFBUF_B.
0b = _1 : ADC_B and REFBUF_B are not powered down.
1b = _2 : ADC_B and REFBUF_B are powered down.
|
2 |
RESERVED |
R |
0b |
|
1 |
PD_ADCA |
R/W |
0b |
This bit powers down ADC_A and REFBUF_A.
0b = _1 : ADC_A and REFBUF_A are not powered down.
1b = _2 : ADC_A and REFBUF_A are powered down.
|
0 |
PD_REF |
R/W |
0b |
This bit powers down ADC's internal reference.
0b = _1 : ADC internal reference is not powered down.
1b = _2 : ADC internal reference is powered down.
|