SPRSP74D october 2022 – july 2023 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
Q1 | tc(SCLK) | Cycle time, sclk | Manual IO Timing Modes, Clock Mode 0 | 10.41 | ns | |
Manual IO Timing Modes, Clock Mode 3 | 13.02 | ns | ||||
Q2 | tw(SCLKL) | Pulse duration, sclk low | All | Y(4) × P(1) – 1 | ns | |
Q3 | tw(SCLKH) | Pulse duration, sclk high | All | Y(4) × P(1) – 1 | ns | |
Q4 | td(CS-SCLK) | Delay time, sclk falling edge to cs active edge, CS1:0 | Manual IO Timing Modes | –M(2) × P(1) – 2 | –M(2) × P(1) + 2 | ns |
Q5 | td(SCLK-CS) | Delay time, sclk falling edge to cs inactive edge, CS1:0 | Manual IO Timing Modes | N(3) × P(1) – 2 | N(3) × P(1) + 2 | ns |
Q6 | td(SCLK-D0) | Delay time, sclk falling edge to d[0] transition | Manual IO Timing Modes | –1 | 2 | ns |
Q7 | tena(CS-D0LZ) | Enable time, cs active edge to d[0] drive (lo-z) | All | –P(1) – 2 | –P(1) + 2 | ns |
Q8 | tdis(CS-D0Z) | Disable time, cs active edge to d[0] tri-stated (hi-z) | All | –P(1) – 2 | –P(1) + 2 | ns |
Q9 | td(SCLK-D0) | Delay time, sclk first falling edge to first d[0] transition | Manual IO Timing Modes, PHA=0 Only | –P(1) – 1 | –P(1) + 2 | ns |