SPRSPB0 December 2024 AM2754-Q1
ADVANCE INFORMATION
SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | ANJ PIN [4] |
---|---|---|---|
CLKOUT0 | O | Clock Output 0 | P1, U14, W18 |
EXTINTn | I | External Interrupt | P3 |
EXT_REFCLK1 | I | External Clock Input to Main Domain | P1 |
MAIN_ERRORn | IO | Error Signal Output from the MAIN Domain | J4, K19, R1 |
OBSCLK0 | O | Main Domain Observation clock output for test and debug purposes | P16 |
OBSCLK1 | O | Main Domain Observation clock output for test and debug purposes | M3 |
RESETSTATz | O | Main Domain warm reset status output | H4 |
SYSCLKOUT0 | O | Main Domain system clock output (divided by 4) for test and debug purposes only | P1 |