SPRSPB0 December 2024 AM2754-Q1
ADVANCE INFORMATION
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
DBTR1 | tc(TRC_CLK) | Cycle time, TRC_CLK | 1.8V | 6.83 | ns | |
3.3V | 8.78 | |||||
DBTR2 | tw(TRC_CLKH) | Pulse width, TRC_CLK high | 1.8V | 2.66 | ns | |
3.3V | 3.64 | |||||
DBTR3 | tw(TRC_CLKL) | Pulse width, TRC_CLK low | 1.8V | 2.66 | ns | |
3.3V | 3.64 | |||||
DBTR4 | tosu(TRC_DATAV-TRC_CLK) | Output setup time, TRC_DATA valid to TRC_CLK edge | 1.8V | 0.85 | ns | |
3.3V | 1.1 | |||||
DBTR5 | toh(TRC_CLK-TRC-DATAI) | Output hold time, TRC_CLK edge to TRC_DATA invalid | 1.8V | 0.85 | ns | |
3.3V | 1.1 | |||||
DBTR6 | tosu(TRC_CTLV-TRC_CLK) | Output setup time, TRC_CTL valid to TRC_CLK edge | 1.8V | 0.85 | ns | |
3.3V | 1.1 | |||||
DBTR7 | toh(TRC_CLK-TRC_CTLI) | Output hold time, TRC_CLK edge to TRC_CTL invalid | 1.8V | 0.85 | ns | |
3.3V | 1.1 |