SPRSPB0 December 2024 AM2754-Q1
ADVANCE INFORMATION
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
CLK4 | tc(SYSCLKOUT0) | Cycle time minimum, SYSCLKOUT0 | 8 | ns | |
CLK5 | tw(SYSCLKOUT0H) | Pulse Duration minimum, SYSCLKOUT0 high | A(1) × 0.4 | A(1) × 0.6 | ns |
CLK6 | tw(SYSCLKOUT0L) | Pulse Duration minimum, SYSCLKOUT0 low | A(1) × 0.4 | A(1) × 0.6 | ns |
CLK4 | tc(OBSCLK0) | Cycle time minimum, OBSCLK0 | 5 | ns | |
CLK5 | tw(OBSCLK0H) | Pulse Duration minimum, OBSCLK0 high | B(2) × 0.45 | B(2) × 0.55 | ns |
CLK6 | tw(OBSCLK0L) | Pulse Duration minimum, OBSCLK0 low | B(2) × 0.45 | B(2) × 0.55 | ns |
CLK4 | tc(OBSCLK1) | Cycle time minimum, OBSCLK1 | 5 | ns | |
CLK5 | tw(OBSCLK1H) | Pulse Duration minimum, OBSCLK1 high | F(3) × 0.45 | F(3) × 0.55 | ns |
CLK6 | tw(OBSCLK1L) | Pulse Duration minimum, OBSCLK1 low | F(3) × 0.45 | F(3) × 0.55 | ns |
CLK4 | tc(CLKOUT0) | Cycle time minimum, CLKOUT0 | 20 | ns | |
CLK5 | tw(CLKOUT0H) | Pulse Duration minimum, CLKOUT0 high | C(4) × 0.4 | C(4) × 0.6 | ns |
CLK6 | tw(CLKOUT0L) | Pulse Duration minimum, CLKOUT0 low | C(4) × 0.4 | C(4) × 0.6 | ns |
CLK4 | tc(MCU_SYSCLKOUT0) | Cycle time minimum, MCU_SYSCLKOUT0 | 10 | ns | |
CLK5 | tw(MCU_SYSCLKOUT0H) | Pulse Duration minimum, MCU_SYSCLKOUT0 high | E(5) × 0.4 | E(5) × 0.6 | ns |
CLK6 | tw(MCU_SYSCLKOUT0L) | Pulse Duration minimum, MCU_SYSCLKOUT0 low | E(5) × 0.4 | E(5) × 0.6 | ns |
CLK4 | tc(MCU_OBSCLK0) | Cycle time minimum, MCU_OBSCLK0 | 5 | ns | |
CLK5 | tw(MCU_OBSCLK0H) | Pulse Duration minimum, MCU_OBSCLK0 high | D(6) × 0.45 | D(6) × 0.55 | ns |
CLK6 | tw(MCU_OBSCLK0L) | Pulse Duration minimum, MCU_OBSCLK0 low | D(6) × 0.45 | D(6) × 0.55 | ns |
CLK4 | tc(WKUP_CLKOUT0) | Cycle time minimum, WKUP_CLKOUT0 | 5 | ns | |
CLK5 | tw(WKUP_CLKOUT0H) | Pulse Duration minimum, WKUP_CLKOUT0 high | W(7) × 0.4 | W(7) × 0.6 | ns |
CLK6 | tw(WKUP_CLKOUT0L) | Pulse Duration minimum, WKUP_CLKOUT0 low | W(7) × 0.4 | W(7) × 0.6 | ns |
CLK4 | tc(AUDIO_EXT_REFCLK0) | Cycle time minimum, AUDIO_EXT_REFCLK0 (McASPClock Source) |
20 | ns | |
Cycle time minimum, AUDIO_EXT_REFCLK0 (PLL Clock Source) |
10 | ns | |||
CLK5 | tw(AUDIO_EXT_REFCLK0H) | Pulse Duration minimum, AUDIO_EXT_REFCLK0 high | G(8) × 0.4 | G(8) × 0.6 | ns |
CLK6 | tw(AUDIO_EXT_REFCLK0L) | Pulse Duration minimum, AUDIO_EXT_REFCLK0 low | G(8) × 0.4 | G(8) × 0.6 | ns |
CLK4 | tc(AUDIO_EXT_REFCLK1) | Cycle time minimum, AUDIO_EXT_REFCLK1 (McASPClock Source) |
20 | ns | |
Cycle time minimum, AUDIO_EXT_REFCLK1 (PLL Clock Source) |
10 | ns | |||
CLK5 | tw(AUDIO_EXT_REFCLK1H) | Pulse Duration minimum, AUDIO_EXT_REFCLK1 high | J(9) × 0.4 | J(9) × 0.6 | ns |
CLK6 | tw(AUDIO_EXT_REFCLK1L) | Pulse Duration minimum, AUDIO_EXT_REFCLK1 low | J(9) × 0.4 | J(9) × 0.6 | ns |
CLK4 | tc(AUDIO_EXT_REFCLK2) | Cycle time minimum, AUDIO_EXT_REFCLK2 (McASPClock Source) |
20 | ns | |
Cycle time minimum, AUDIO_EXT_REFCLK2 (PLL Clock Source) |
10 | ns | |||
CLK5 | tw(AUDIO_EXT_REFCLK2H) | Pulse Duration minimum, AUDIO_EXT_REFCLK2 high | K(10) × 0.4 | K(10) × 0.6 | ns |
CLK6 | tw(AUDIO_EXT_REFCLK2L) | Pulse Duration minimum, AUDIO_EXT_REFCLK2 low | K(10) × 0.4 | K(10) × 0.6 | ns |